1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
34
35
36
37
40
41
42
43
53
54
57
58
60
61
62
63
64
65
69
70
73
74
76
77
79
80
82
83
85
86
88
89
91
92
96
97
101
102
105
106
107
108
109
112
113
116
117
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
266
267
268
275
276
277
278
279
280
281
286
287
288
292
293
294
297
298
302
306
307
312
313
318
319
324
325
330
331
336
337
342
343
348
349
354
358
359
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
422
423
424
425
426
433
434
435
436
437
438
439
440
441
442
443
450
451
452
453
454
455
456
457
461
462
463
464
465
471
472
473
474
475
476
477
478
479
480
483
484
487
488
491
492
493
494
497
498
499
500
/* ... */
#if defined(USE_FULL_LL_DRIVER)
#include "stm32f4xx_ll_usart.h"
#include "stm32f4xx_ll_rcc.h"
#include "stm32f4xx_ll_bus.h"
#ifdef USE_FULL_ASSERT
#include "stm32_assert.h"
#else
#define assert_param(expr) ((void)0U)
#endif
/* ... */
#if defined (USART1) || defined (USART2) || defined (USART3) || defined (USART6) || defined (UART4) || defined (UART5) || defined (UART7) || defined (UART8) || defined (UART9) || defined (UART10)
/* ... */
/* ... */
/* ... */
Private constants
/* ... */
/* ... */
#define IS_LL_USART_BAUDRATE(__BAUDRATE__) ((__BAUDRATE__) <= 12500000U)
#define IS_LL_USART_BRR_MIN(__VALUE__) ((__VALUE__) >= 16U)
#define IS_LL_USART_DIRECTION(__VALUE__) (((__VALUE__) == LL_USART_DIRECTION_NONE) \
|| ((__VALUE__) == LL_USART_DIRECTION_RX) \
|| ((__VALUE__) == LL_USART_DIRECTION_TX) \
|| ((__VALUE__) == LL_USART_DIRECTION_TX_RX))...
#define IS_LL_USART_PARITY(__VALUE__) (((__VALUE__) == LL_USART_PARITY_NONE) \
|| ((__VALUE__) == LL_USART_PARITY_EVEN) \
|| ((__VALUE__) == LL_USART_PARITY_ODD))...
#define IS_LL_USART_DATAWIDTH(__VALUE__) (((__VALUE__) == LL_USART_DATAWIDTH_8B) \
|| ((__VALUE__) == LL_USART_DATAWIDTH_9B))...
#define IS_LL_USART_OVERSAMPLING(__VALUE__) (((__VALUE__) == LL_USART_OVERSAMPLING_16) \
|| ((__VALUE__) == LL_USART_OVERSAMPLING_8))...
#define IS_LL_USART_LASTBITCLKOUTPUT(__VALUE__) (((__VALUE__) == LL_USART_LASTCLKPULSE_NO_OUTPUT) \
|| ((__VALUE__) == LL_USART_LASTCLKPULSE_OUTPUT))...
#define IS_LL_USART_CLOCKPHASE(__VALUE__) (((__VALUE__) == LL_USART_PHASE_1EDGE) \
|| ((__VALUE__) == LL_USART_PHASE_2EDGE))...
#define IS_LL_USART_CLOCKPOLARITY(__VALUE__) (((__VALUE__) == LL_USART_POLARITY_LOW) \
|| ((__VALUE__) == LL_USART_POLARITY_HIGH))...
#define IS_LL_USART_CLOCKOUTPUT(__VALUE__) (((__VALUE__) == LL_USART_CLOCK_DISABLE) \
|| ((__VALUE__) == LL_USART_CLOCK_ENABLE))...
#define IS_LL_USART_STOPBITS(__VALUE__) (((__VALUE__) == LL_USART_STOPBITS_0_5) \
|| ((__VALUE__) == LL_USART_STOPBITS_1) \
|| ((__VALUE__) == LL_USART_STOPBITS_1_5) \
|| ((__VALUE__) == LL_USART_STOPBITS_2))...
#define IS_LL_USART_HWCONTROL(__VALUE__) (((__VALUE__) == LL_USART_HWCONTROL_NONE) \
|| ((__VALUE__) == LL_USART_HWCONTROL_RTS) \
|| ((__VALUE__) == LL_USART_HWCONTROL_CTS) \
|| ((__VALUE__) == LL_USART_HWCONTROL_RTS_CTS))...
12 defines
/* ... */
Private macros
/* ... */
/* ... */
/* ... */
ErrorStatus LL_USART_DeInit(const USART_TypeDef *USARTx)
{
ErrorStatus status = SUCCESS;
assert_param(IS_UART_INSTANCE(USARTx));
if (USARTx == USART1)
{
LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_USART1);
LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_USART1);
}if (USARTx == USART1) { ... }
else if (USARTx == USART2)
{
LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_USART2);
LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_USART2);
}else if (USARTx == USART2) { ... }
#if defined(USART3)
else if (USARTx == USART3)
{
LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_USART3);
LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_USART3);
}else if (USARTx == USART3) { ... }
/* ... */#endif
#if defined(USART6)
else if (USARTx == USART6)
{
LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_USART6);
LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_USART6);
}else if (USARTx == USART6) { ... }
/* ... */#endif
#if defined(UART4)
else if (USARTx == UART4)
{
LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_UART4);
LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_UART4);
}else if (USARTx == UART4) { ... }
/* ... */#endif
#if defined(UART5)
else if (USARTx == UART5)
{
LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_UART5);
LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_UART5);
}else if (USARTx == UART5) { ... }
/* ... */#endif
#if defined(UART7)
else if (USARTx == UART7)
{
LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_UART7);
LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_UART7);
}else if (USARTx == UART7) { ... }
/* ... */#endif
#if defined(UART8)
else if (USARTx == UART8)
{
LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_UART8);
LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_UART8);
}else if (USARTx == UART8) { ... }
/* ... */#endif
#if defined(UART9)
else if (USARTx == UART9)
{
LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_UART9);
LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_UART9);
}else if (USARTx == UART9) { ... }
/* ... */#endif
#if defined(UART10)
else if (USARTx == UART10)
{
LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_UART10);
LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_UART10);
}else if (USARTx == UART10) { ... }
/* ... */#endif
else
{
status = ERROR;
}else { ... }
return (status);
}{ ... }
/* ... */
ErrorStatus LL_USART_Init(USART_TypeDef *USARTx, const LL_USART_InitTypeDef *USART_InitStruct)
{
ErrorStatus status = ERROR;
uint32_t periphclk = LL_RCC_PERIPH_FREQUENCY_NO;
LL_RCC_ClocksTypeDef rcc_clocks;
assert_param(IS_UART_INSTANCE(USARTx));
assert_param(IS_LL_USART_BAUDRATE(USART_InitStruct->BaudRate));
assert_param(IS_LL_USART_DATAWIDTH(USART_InitStruct->DataWidth));
assert_param(IS_LL_USART_STOPBITS(USART_InitStruct->StopBits));
assert_param(IS_LL_USART_PARITY(USART_InitStruct->Parity));
assert_param(IS_LL_USART_DIRECTION(USART_InitStruct->TransferDirection));
assert_param(IS_LL_USART_HWCONTROL(USART_InitStruct->HardwareFlowControl));
assert_param(IS_LL_USART_OVERSAMPLING(USART_InitStruct->OverSampling));
/* ... */
if (LL_USART_IsEnabled(USARTx) == 0U)
{
/* ... */
MODIFY_REG(USARTx->CR1,
(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS |
USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
(USART_InitStruct->DataWidth | USART_InitStruct->Parity |
USART_InitStruct->TransferDirection | USART_InitStruct->OverSampling));
/* ... */
LL_USART_SetStopBitsLength(USARTx, USART_InitStruct->StopBits);
/* ... */
LL_USART_SetHWFlowCtrl(USARTx, USART_InitStruct->HardwareFlowControl);
/* ... */
LL_RCC_GetSystemClocksFreq(&rcc_clocks);
if (USARTx == USART1)
{
periphclk = rcc_clocks.PCLK2_Frequency;
}if (USARTx == USART1) { ... }
else if (USARTx == USART2)
{
periphclk = rcc_clocks.PCLK1_Frequency;
}else if (USARTx == USART2) { ... }
#if defined(USART3)
else if (USARTx == USART3)
{
periphclk = rcc_clocks.PCLK1_Frequency;
}else if (USARTx == USART3) { ... }
/* ... */#endif
#if defined(USART6)
else if (USARTx == USART6)
{
periphclk = rcc_clocks.PCLK2_Frequency;
}else if (USARTx == USART6) { ... }
/* ... */#endif
#if defined(UART4)
else if (USARTx == UART4)
{
periphclk = rcc_clocks.PCLK1_Frequency;
}else if (USARTx == UART4) { ... }
/* ... */#endif
#if defined(UART5)
else if (USARTx == UART5)
{
periphclk = rcc_clocks.PCLK1_Frequency;
}else if (USARTx == UART5) { ... }
/* ... */#endif
#if defined(UART7)
else if (USARTx == UART7)
{
periphclk = rcc_clocks.PCLK1_Frequency;
}else if (USARTx == UART7) { ... }
/* ... */#endif
#if defined(UART8)
else if (USARTx == UART8)
{
periphclk = rcc_clocks.PCLK1_Frequency;
}else if (USARTx == UART8) { ... }
/* ... */#endif
#if defined(UART9)
else if (USARTx == UART9)
{
periphclk = rcc_clocks.PCLK2_Frequency;
}else if (USARTx == UART9) { ... }
/* ... */#endif
#if defined(UART10)
else if (USARTx == UART10)
{
periphclk = rcc_clocks.PCLK2_Frequency;
}else if (USARTx == UART10) { ... }
/* ... */#endif
else
{
}else { ... }
/* ... */
if ((periphclk != LL_RCC_PERIPH_FREQUENCY_NO)
&& (USART_InitStruct->BaudRate != 0U))
{
status = SUCCESS;
LL_USART_SetBaudRate(USARTx,
periphclk,
USART_InitStruct->OverSampling,
USART_InitStruct->BaudRate);
assert_param(IS_LL_USART_BRR_MIN(USARTx->BRR));
}if ((periphclk != LL_RCC_PERIPH_FREQUENCY_NO) && (USART_InitStruct->BaudRate != 0U)) { ... }
}if (LL_USART_IsEnabled(USARTx) == 0U) { ... }
return (status);
}{ ... }
/* ... */
void LL_USART_StructInit(LL_USART_InitTypeDef *USART_InitStruct)
{
USART_InitStruct->BaudRate = 9600U;
USART_InitStruct->DataWidth = LL_USART_DATAWIDTH_8B;
USART_InitStruct->StopBits = LL_USART_STOPBITS_1;
USART_InitStruct->Parity = LL_USART_PARITY_NONE ;
USART_InitStruct->TransferDirection = LL_USART_DIRECTION_TX_RX;
USART_InitStruct->HardwareFlowControl = LL_USART_HWCONTROL_NONE;
USART_InitStruct->OverSampling = LL_USART_OVERSAMPLING_16;
}{ ... }
/* ... */
ErrorStatus LL_USART_ClockInit(USART_TypeDef *USARTx, const LL_USART_ClockInitTypeDef *USART_ClockInitStruct)
{
ErrorStatus status = SUCCESS;
assert_param(IS_UART_INSTANCE(USARTx));
assert_param(IS_LL_USART_CLOCKOUTPUT(USART_ClockInitStruct->ClockOutput));
/* ... */
if (LL_USART_IsEnabled(USARTx) == 0U)
{
if (USART_ClockInitStruct->ClockOutput == LL_USART_CLOCK_DISABLE)
{
/* ... */
LL_USART_DisableSCLKOutput(USARTx);
}if (USART_ClockInitStruct->ClockOutput == LL_USART_CLOCK_DISABLE) { ... }
else
{
assert_param(IS_USART_INSTANCE(USARTx));
assert_param(IS_LL_USART_CLOCKPOLARITY(USART_ClockInitStruct->ClockPolarity));
assert_param(IS_LL_USART_CLOCKPHASE(USART_ClockInitStruct->ClockPhase));
assert_param(IS_LL_USART_LASTBITCLKOUTPUT(USART_ClockInitStruct->LastBitClockPulse));
/* ... */
MODIFY_REG(USARTx->CR2,
USART_CR2_CLKEN | USART_CR2_CPHA | USART_CR2_CPOL | USART_CR2_LBCL,
USART_CR2_CLKEN | USART_ClockInitStruct->ClockPolarity |
USART_ClockInitStruct->ClockPhase | USART_ClockInitStruct->LastBitClockPulse);
}else { ... }
}if (LL_USART_IsEnabled(USARTx) == 0U) { ... }
else
{
status = ERROR;
}else { ... }
return (status);
}{ ... }
/* ... */
void LL_USART_ClockStructInit(LL_USART_ClockInitTypeDef *USART_ClockInitStruct)
{
USART_ClockInitStruct->ClockOutput = LL_USART_CLOCK_DISABLE;
USART_ClockInitStruct->ClockPolarity = LL_USART_POLARITY_LOW;
USART_ClockInitStruct->ClockPhase = LL_USART_PHASE_1EDGE;
USART_ClockInitStruct->LastBitClockPulse = LL_USART_LASTCLKPULSE_NO_OUTPUT;
}{ ... }
/* ... */
/* ... */
/* ... */
/* ... */
#endif
/* ... */
/* ... */
#endif