1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
29
30
34
35
36
37
38
39
42
43
46
47
48
49
50
53
54
57
58
59
60
61
62
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
90
95
96
97
98
99
100
101
102
103
104
105
106
107
108
115
116
117
118
119
120
121
122
123
124
125
126
127
128
135
136
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
295
296
297
301
302
303
307
308
312
313
314
318
322
323
327
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
409
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
463
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
509
510
511
512
513
514
515
516
517
518
519
520
521
522
526
532
533
534
535
536
537
538
539
540
541
546
547
553
558
559
565
570
571
577
582
583
586
587
590
591
592
595
596
/* ... */
#include "stm32f4xx_hal.h"
/* ... */
/* ... */
#ifdef HAL_PWR_MODULE_ENABLED
/* ... */
/* ... */
#define PVD_MODE_IT 0x00010000U
#define PVD_MODE_EVT 0x00020000U
#define PVD_RISING_EDGE 0x00000001U
#define PVD_FALLING_EDGE 0x00000002U
/* ... */
/* ... */ Private define
/* ... */
/* ... */
/* ... */
void HAL_PWR_DeInit(void)
{
__HAL_RCC_PWR_FORCE_RESET();
__HAL_RCC_PWR_RELEASE_RESET();
}{ ... }
/* ... */
void HAL_PWR_EnableBkUpAccess(void)
{
__IO uint32_t dummyread;
*(__IO uint32_t *) CR_DBP_BB = (uint32_t)ENABLE;
dummyread = PWR->CR;
UNUSED(dummyread);
}{ ... }
/* ... */
void HAL_PWR_DisableBkUpAccess(void)
{
__IO uint32_t dummyread;
*(__IO uint32_t *) CR_DBP_BB = (uint32_t)DISABLE;
dummyread = PWR->CR;
UNUSED(dummyread);
}{ ... }
/* ... */
/* ... */
/* ... */
void HAL_PWR_ConfigPVD(PWR_PVDTypeDef *sConfigPVD)
{
assert_param(IS_PWR_PVD_LEVEL(sConfigPVD->PVDLevel));
assert_param(IS_PWR_PVD_MODE(sConfigPVD->Mode));
MODIFY_REG(PWR->CR, PWR_CR_PLS, sConfigPVD->PVDLevel);
__HAL_PWR_PVD_EXTI_DISABLE_EVENT();
__HAL_PWR_PVD_EXTI_DISABLE_IT();
__HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE();
__HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE();
if((sConfigPVD->Mode & PVD_MODE_IT) == PVD_MODE_IT)
{
__HAL_PWR_PVD_EXTI_ENABLE_IT();
}if ((sConfigPVD->Mode & PVD_MODE_IT) == PVD_MODE_IT) { ... }
if((sConfigPVD->Mode & PVD_MODE_EVT) == PVD_MODE_EVT)
{
__HAL_PWR_PVD_EXTI_ENABLE_EVENT();
}if ((sConfigPVD->Mode & PVD_MODE_EVT) == PVD_MODE_EVT) { ... }
if((sConfigPVD->Mode & PVD_RISING_EDGE) == PVD_RISING_EDGE)
{
__HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE();
}if ((sConfigPVD->Mode & PVD_RISING_EDGE) == PVD_RISING_EDGE) { ... }
if((sConfigPVD->Mode & PVD_FALLING_EDGE) == PVD_FALLING_EDGE)
{
__HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE();
}if ((sConfigPVD->Mode & PVD_FALLING_EDGE) == PVD_FALLING_EDGE) { ... }
}{ ... }
/* ... */
void HAL_PWR_EnablePVD(void)
{
*(__IO uint32_t *) CR_PVDE_BB = (uint32_t)ENABLE;
}{ ... }
/* ... */
void HAL_PWR_DisablePVD(void)
{
*(__IO uint32_t *) CR_PVDE_BB = (uint32_t)DISABLE;
}{ ... }
/* ... */
void HAL_PWR_EnableWakeUpPin(uint32_t WakeUpPinx)
{
assert_param(IS_PWR_WAKEUP_PIN(WakeUpPinx));
SET_BIT(PWR->CSR, WakeUpPinx);
}{ ... }
/* ... */
void HAL_PWR_DisableWakeUpPin(uint32_t WakeUpPinx)
{
assert_param(IS_PWR_WAKEUP_PIN(WakeUpPinx));
CLEAR_BIT(PWR->CSR, WakeUpPinx);
}{ ... }
/* ... */
void HAL_PWR_EnterSLEEPMode(uint32_t Regulator, uint8_t SLEEPEntry)
{
UNUSED(Regulator);
assert_param(IS_PWR_REGULATOR(Regulator));
assert_param(IS_PWR_SLEEP_ENTRY(SLEEPEntry));
CLEAR_BIT(SCB->SCR, ((uint32_t)SCB_SCR_SLEEPDEEP_Msk));
if(SLEEPEntry == PWR_SLEEPENTRY_WFI)
{
__WFI();
}if (SLEEPEntry == PWR_SLEEPENTRY_WFI) { ... }
else
{
if(SLEEPEntry != PWR_SLEEPENTRY_WFE_NO_EVT_CLEAR)
{
__SEV();
__WFE();
}if (SLEEPEntry != PWR_SLEEPENTRY_WFE_NO_EVT_CLEAR) { ... }
__WFE();
}else { ... }
}{ ... }
/* ... */
void HAL_PWR_EnterSTOPMode(uint32_t Regulator, uint8_t STOPEntry)
{
assert_param(IS_PWR_REGULATOR(Regulator));
assert_param(IS_PWR_STOP_ENTRY(STOPEntry));
MODIFY_REG(PWR->CR, (PWR_CR_PDDS | PWR_CR_LPDS), Regulator);
SET_BIT(SCB->SCR, ((uint32_t)SCB_SCR_SLEEPDEEP_Msk));
if(STOPEntry == PWR_STOPENTRY_WFI)
{
__WFI();
}if (STOPEntry == PWR_STOPENTRY_WFI) { ... }
else
{
if(STOPEntry != PWR_STOPENTRY_WFE_NO_EVT_CLEAR)
{
__SEV();
__WFE();
}if (STOPEntry != PWR_STOPENTRY_WFE_NO_EVT_CLEAR) { ... }
__WFE();
}else { ... }
CLEAR_BIT(SCB->SCR, ((uint32_t)SCB_SCR_SLEEPDEEP_Msk));
}{ ... }
/* ... */
void HAL_PWR_EnterSTANDBYMode(void)
{
SET_BIT(PWR->CR, PWR_CR_PDDS);
SET_BIT(SCB->SCR, ((uint32_t)SCB_SCR_SLEEPDEEP_Msk));
#if defined ( __CC_ARM)
__force_stores();
#endif
__WFI();
}{ ... }
/* ... */
void HAL_PWR_PVD_IRQHandler(void)
{
if(__HAL_PWR_PVD_EXTI_GET_FLAG() != RESET)
{
HAL_PWR_PVDCallback();
__HAL_PWR_PVD_EXTI_CLEAR_FLAG();
}if (__HAL_PWR_PVD_EXTI_GET_FLAG() != RESET) { ... }
}{ ... }
/* ... */
__weak void HAL_PWR_PVDCallback(void)
{
/* ... */
}{ ... }
/* ... */
void HAL_PWR_EnableSleepOnExit(void)
{
SET_BIT(SCB->SCR, ((uint32_t)SCB_SCR_SLEEPONEXIT_Msk));
}{ ... }
/* ... */
void HAL_PWR_DisableSleepOnExit(void)
{
CLEAR_BIT(SCB->SCR, ((uint32_t)SCB_SCR_SLEEPONEXIT_Msk));
}{ ... }
/* ... */
void HAL_PWR_EnableSEVOnPend(void)
{
SET_BIT(SCB->SCR, ((uint32_t)SCB_SCR_SEVONPEND_Msk));
}{ ... }
/* ... */
void HAL_PWR_DisableSEVOnPend(void)
{
CLEAR_BIT(SCB->SCR, ((uint32_t)SCB_SCR_SEVONPEND_Msk));
}{ ... }
/* ... */
/* ... */
/* ... */
#endif
/* ... */
/* ... */