1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
194
195
199
200
201
202
203
204
205
206
209
210
211
212
213
214
215
216
217
218
219
222
223
224
225
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
265
266
267
268
269
270
271
272
273
274
275
276
277
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
318
319
320
321
322
324
325
326
327
328
329
336
337
338
339
340
341
346
351
352
353
358
359
360
361
370
371
372
373
374
386
391
392
393
394
395
396
397
398
399
400
401
402
403
404
410
411
412
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
466
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
495
496
497
498
502
503
504
505
506
507
508
509
510
511
512
519
520
522
523
524
525
526
527
528
529
530
531
532
533
539
548
549
555
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
587
588
589
590
591
592
593
594
598
603
608
612
617
622
626
630
634
641
642
643
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
701
706
711
715
720
725
729
733
737
744
745
746
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
850
851
852
853
854
859
860
861
862
863
864
865
866
867
872
877
878
879
880
881
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
969
970
971
972
973
978
979
980
981
982
983
984
985
986
991
996
997
998
1003
1004
1005
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1067
1068
1069
1070
1071
1076
1077
1078
1079
1080
1081
1082
1083
1084
1089
1094
1095
1096
1097
1098
1099
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1133
1134
1135
1136
1137
1142
1143
1144
1145
1146
1147
1148
1149
1150
1155
1160
1161
1162
1163
1164
1165
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1197
1198
1199
1200
1201
1206
1207
1208
1209
1210
1211
1212
1213
1214
1219
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1254
1255
1256
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1288
1289
1290
1291
1292
1297
1298
1299
1300
1301
1302
1303
1304
1305
1310
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1351
1352
1353
1358
1359
1360
1361
1362
1363
1369
1370
1371
1372
1373
1374
1379
1384
1385
1386
1387
1388
1389
1390
1391
1392
1396
1397
1398
1399
1400
1401
1402
1403
1409
1410
1411
1412
1413
1414
1419
1424
1425
1426
1427
1428
1429
1430
1431
1432
1437
1438
1439
1443
1444
1445
1450
1451
1452
1453
1454
1455
1456
1457
1463
1464
1465
1466
1467
1468
1469
1474
1475
1476
1477
1478
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1553
1554
1555
1556
1557
1558
1559
1560
1569
1570
1571
1572
1573
1574
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1648
1649
1650
1651
1652
1653
1654
1655
1661
1666
1667
1673
1674
1675
1676
1677
1678
1681
1682
1683
1689
1690
1691
1692
1693
1694
1697
1698
1699
1705
1706
1707
1708
1709
1710
1713
1714
1715
1721
1722
1723
1724
1725
1726
1729
1730
1731
1737
1738
1739
1740
1741
1742
1745
1746
1747
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1772
1776
1777
1783
1787
1790
1791
1794
1795
1798
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1976
1977
1978
1979
1980
1981
1982
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2084
2085
2088
2089
2092
2093
2094
/* ... */
#include "stm32f4xx_hal.h"
#ifdef HAL_I2S_MODULE_ENABLED
/* ... */
/* ... */
#define I2S_TIMEOUT_FLAG 100U
/* ... */
static void I2S_DMATxCplt(DMA_HandleTypeDef *hdma);
static void I2S_DMATxHalfCplt(DMA_HandleTypeDef *hdma);
static void I2S_DMARxCplt(DMA_HandleTypeDef *hdma);
static void I2S_DMARxHalfCplt(DMA_HandleTypeDef *hdma);
static void I2S_DMAError(DMA_HandleTypeDef *hdma);
static void I2S_Transmit_IT(I2S_HandleTypeDef *hi2s);
static void I2S_Receive_IT(I2S_HandleTypeDef *hi2s);
static void I2S_IRQHandler(I2S_HandleTypeDef *hi2s);
static HAL_StatusTypeDef I2S_WaitFlagStateUntilTimeout(I2S_HandleTypeDef *hi2s, uint32_t Flag, FlagStatus State,
uint32_t Timeout);
/* ... */
Private function prototypes
/* ... */
/* ... */
/* ... */
HAL_StatusTypeDef HAL_I2S_Init(I2S_HandleTypeDef *hi2s)
{
uint32_t i2sdiv;
uint32_t i2sodd;
uint32_t packetlength;
uint32_t tmp;
uint32_t i2sclk;
#if defined (SPI_I2S_FULLDUPLEX_SUPPORT)
uint16_t tmpreg;
#endif
if (hi2s == NULL)
{
return HAL_ERROR;
}if (hi2s == NULL) { ... }
assert_param(IS_I2S_ALL_INSTANCE(hi2s->Instance));
assert_param(IS_I2S_MODE(hi2s->Init.Mode));
assert_param(IS_I2S_STANDARD(hi2s->Init.Standard));
assert_param(IS_I2S_DATA_FORMAT(hi2s->Init.DataFormat));
assert_param(IS_I2S_MCLK_OUTPUT(hi2s->Init.MCLKOutput));
assert_param(IS_I2S_AUDIO_FREQ(hi2s->Init.AudioFreq));
assert_param(IS_I2S_CPOL(hi2s->Init.CPOL));
assert_param(IS_I2S_CLOCKSOURCE(hi2s->Init.ClockSource));
if (hi2s->State == HAL_I2S_STATE_RESET)
{
hi2s->Lock = HAL_UNLOCKED;
hi2s->IrqHandlerISR = I2S_IRQHandler;
#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
hi2s->TxCpltCallback = HAL_I2S_TxCpltCallback;
hi2s->RxCpltCallback = HAL_I2S_RxCpltCallback;
#if defined (SPI_I2S_FULLDUPLEX_SUPPORT)
hi2s->TxRxCpltCallback = HAL_I2SEx_TxRxCpltCallback;
#endif
hi2s->TxHalfCpltCallback = HAL_I2S_TxHalfCpltCallback;
hi2s->RxHalfCpltCallback = HAL_I2S_RxHalfCpltCallback;
#if defined (SPI_I2S_FULLDUPLEX_SUPPORT)
hi2s->TxRxHalfCpltCallback = HAL_I2SEx_TxRxHalfCpltCallback;
#endif
hi2s->ErrorCallback = HAL_I2S_ErrorCallback;
if (hi2s->MspInitCallback == NULL)
{
hi2s->MspInitCallback = HAL_I2S_MspInit;
}if (hi2s->MspInitCallback == NULL) { ... }
hi2s->MspInitCallback(hi2s);/* ... */
#else
HAL_I2S_MspInit(hi2s);/* ... */
#endif
}if (hi2s->State == HAL_I2S_STATE_RESET) { ... }
hi2s->State = HAL_I2S_STATE_BUSY;
CLEAR_BIT(hi2s->Instance->I2SCFGR, (SPI_I2SCFGR_CHLEN | SPI_I2SCFGR_DATLEN | SPI_I2SCFGR_CKPOL | \
SPI_I2SCFGR_I2SSTD | SPI_I2SCFGR_PCMSYNC | SPI_I2SCFGR_I2SCFG | \
SPI_I2SCFGR_I2SE | SPI_I2SCFGR_I2SMOD));
hi2s->Instance->I2SPR = 0x0002U;
----------------------- SPIx I2SCFGR & I2SPR Configuration
if (hi2s->Init.AudioFreq != I2S_AUDIOFREQ_DEFAULT)
{
if (hi2s->Init.DataFormat == I2S_DATAFORMAT_16B)
{
packetlength = 16U;
}if (hi2s->Init.DataFormat == I2S_DATAFORMAT_16B) { ... }
else
{
packetlength = 32U;
}else { ... }
if (hi2s->Init.Standard <= I2S_STANDARD_LSB)
{
packetlength = packetlength * 2U;
}if (hi2s->Init.Standard <= I2S_STANDARD_LSB) { ... }
#if defined(I2S_APB1_APB2_FEATURE)
if (IS_I2S_APB1_INSTANCE(hi2s->Instance))
{
i2sclk = HAL_RCCEx_GetPeriphCLKFreq(RCC_PERIPHCLK_I2S_APB1);
}if (IS_I2S_APB1_INSTANCE(hi2s->Instance)) { ... }
else
{
i2sclk = HAL_RCCEx_GetPeriphCLKFreq(RCC_PERIPHCLK_I2S_APB2);
}else { ... }
/* ... */#else
i2sclk = HAL_RCCEx_GetPeriphCLKFreq(RCC_PERIPHCLK_I2S);
#endif
if (hi2s->Init.MCLKOutput == I2S_MCLKOUTPUT_ENABLE)
{
if (hi2s->Init.DataFormat != I2S_DATAFORMAT_16B)
{
tmp = (uint32_t)(((((i2sclk / (packetlength * 4U)) * 10U) / hi2s->Init.AudioFreq)) + 5U);
}if (hi2s->Init.DataFormat != I2S_DATAFORMAT_16B) { ... }
else
{
tmp = (uint32_t)(((((i2sclk / (packetlength * 8U)) * 10U) / hi2s->Init.AudioFreq)) + 5U);
}else { ... }
}if (hi2s->Init.MCLKOutput == I2S_MCLKOUTPUT_ENABLE) { ... }
else
{
tmp = (uint32_t)(((((i2sclk / packetlength) * 10U) / hi2s->Init.AudioFreq)) + 5U);
}else { ... }
tmp = tmp / 10U;
i2sodd = (uint32_t)(tmp & (uint32_t)1U);
i2sdiv = (uint32_t)((tmp - i2sodd) / 2U);
i2sodd = (uint32_t)(i2sodd << 8U);
}if (hi2s->Init.AudioFreq != I2S_AUDIOFREQ_DEFAULT) { ... }
else
{
i2sdiv = 2U;
i2sodd = 0U;
}else { ... }
if ((i2sdiv < 2U) || (i2sdiv > 0xFFU))
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_PRESCALER);
return HAL_ERROR;
}if ((i2sdiv < 2U) || (i2sdiv > 0xFFU)) { ... }
----------------------- I2SPR: I2SDIV and ODD Calculation
hi2s->Instance->I2SPR = (uint32_t)((uint32_t)i2sdiv | (uint32_t)(i2sodd | (uint32_t)hi2s->Init.MCLKOutput));
MODIFY_REG(hi2s->Instance->I2SCFGR, (SPI_I2SCFGR_CHLEN | SPI_I2SCFGR_DATLEN | \
SPI_I2SCFGR_CKPOL | SPI_I2SCFGR_I2SSTD | \
SPI_I2SCFGR_PCMSYNC | SPI_I2SCFGR_I2SCFG | \
SPI_I2SCFGR_I2SE | SPI_I2SCFGR_I2SMOD), \
(SPI_I2SCFGR_I2SMOD | hi2s->Init.Mode | \
hi2s->Init.Standard | hi2s->Init.DataFormat | \
hi2s->Init.CPOL));
#if defined(SPI_I2SCFGR_ASTRTEN)
if ((hi2s->Init.Standard == I2S_STANDARD_PCM_SHORT) || ((hi2s->Init.Standard == I2S_STANDARD_PCM_LONG)))
{
SET_BIT(hi2s->Instance->I2SCFGR, SPI_I2SCFGR_ASTRTEN);
}if ((hi2s->Init.Standard == I2S_STANDARD_PCM_SHORT) || ((hi2s->Init.Standard == I2S_STANDARD_PCM_LONG))) { ... }
/* ... */#endif
#if defined (SPI_I2S_FULLDUPLEX_SUPPORT)
assert_param(IS_I2S_FULLDUPLEX_MODE(hi2s->Init.FullDuplexMode));
if (hi2s->Init.FullDuplexMode == I2S_FULLDUPLEXMODE_ENABLE)
{
hi2s->IrqHandlerISR = HAL_I2SEx_FullDuplex_IRQHandler;
CLEAR_BIT(I2SxEXT(hi2s->Instance)->I2SCFGR, (SPI_I2SCFGR_CHLEN | SPI_I2SCFGR_DATLEN | SPI_I2SCFGR_CKPOL | \
SPI_I2SCFGR_I2SSTD | SPI_I2SCFGR_PCMSYNC | SPI_I2SCFGR_I2SCFG | \
SPI_I2SCFGR_I2SE | SPI_I2SCFGR_I2SMOD));
I2SxEXT(hi2s->Instance)->I2SPR = 2U;
tmpreg = I2SxEXT(hi2s->Instance)->I2SCFGR;
if ((hi2s->Init.Mode == I2S_MODE_MASTER_TX) || (hi2s->Init.Mode == I2S_MODE_SLAVE_TX))
{
tmp = I2S_MODE_SLAVE_RX;
}if ((hi2s->Init.Mode == I2S_MODE_MASTER_TX) || (hi2s->Init.Mode == I2S_MODE_SLAVE_TX)) { ... }
else
{
tmp = I2S_MODE_SLAVE_TX;
}else { ... }
tmpreg |= (uint16_t)((uint16_t)SPI_I2SCFGR_I2SMOD | \
(uint16_t)tmp | \
(uint16_t)hi2s->Init.Standard | \
(uint16_t)hi2s->Init.DataFormat | \
(uint16_t)hi2s->Init.CPOL);
WRITE_REG(I2SxEXT(hi2s->Instance)->I2SCFGR, tmpreg);
}if (hi2s->Init.FullDuplexMode == I2S_FULLDUPLEXMODE_ENABLE) { ... }
/* ... */#endif
hi2s->ErrorCode = HAL_I2S_ERROR_NONE;
hi2s->State = HAL_I2S_STATE_READY;
return HAL_OK;
}{ ... }
/* ... */
HAL_StatusTypeDef HAL_I2S_DeInit(I2S_HandleTypeDef *hi2s)
{
if (hi2s == NULL)
{
return HAL_ERROR;
}if (hi2s == NULL) { ... }
assert_param(IS_I2S_ALL_INSTANCE(hi2s->Instance));
hi2s->State = HAL_I2S_STATE_BUSY;
__HAL_I2S_DISABLE(hi2s);
#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
if (hi2s->MspDeInitCallback == NULL)
{
hi2s->MspDeInitCallback = HAL_I2S_MspDeInit;
}if (hi2s->MspDeInitCallback == NULL) { ... }
hi2s->MspDeInitCallback(hi2s);/* ... */
#else
HAL_I2S_MspDeInit(hi2s);/* ... */
#endif
hi2s->ErrorCode = HAL_I2S_ERROR_NONE;
hi2s->State = HAL_I2S_STATE_RESET;
__HAL_UNLOCK(hi2s);
return HAL_OK;
}{ ... }
/* ... */
__weak void HAL_I2S_MspInit(I2S_HandleTypeDef *hi2s)
{
UNUSED(hi2s);
/* ... */
}{ ... }
/* ... */
__weak void HAL_I2S_MspDeInit(I2S_HandleTypeDef *hi2s)
{
UNUSED(hi2s);
/* ... */
}{ ... }
#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
/* ... */
HAL_StatusTypeDef HAL_I2S_RegisterCallback(I2S_HandleTypeDef *hi2s, HAL_I2S_CallbackIDTypeDef CallbackID,
pI2S_CallbackTypeDef pCallback)
{
HAL_StatusTypeDef status = HAL_OK;
if (pCallback == NULL)
{
hi2s->ErrorCode |= HAL_I2S_ERROR_INVALID_CALLBACK;
return HAL_ERROR;
}if (pCallback == NULL) { ... }
__HAL_LOCK(hi2s);
if (HAL_I2S_STATE_READY == hi2s->State)
{
switch (CallbackID)
{
case HAL_I2S_TX_COMPLETE_CB_ID :
hi2s->TxCpltCallback = pCallback;
break;
case HAL_I2S_TX_COMPLETE_CB_ID :
case HAL_I2S_RX_COMPLETE_CB_ID :
hi2s->RxCpltCallback = pCallback;
break;
#if defined (SPI_I2S_FULLDUPLEX_SUPPORT)case HAL_I2S_RX_COMPLETE_CB_ID :
case HAL_I2S_TX_RX_COMPLETE_CB_ID :
hi2s->TxRxCpltCallback = pCallback;
break;/* ... */
#endif
case HAL_I2S_TX_RX_COMPLETE_CB_ID :
case HAL_I2S_TX_HALF_COMPLETE_CB_ID :
hi2s->TxHalfCpltCallback = pCallback;
break;
case HAL_I2S_TX_HALF_COMPLETE_CB_ID :
case HAL_I2S_RX_HALF_COMPLETE_CB_ID :
hi2s->RxHalfCpltCallback = pCallback;
break;
#if defined (SPI_I2S_FULLDUPLEX_SUPPORT)case HAL_I2S_RX_HALF_COMPLETE_CB_ID :
case HAL_I2S_TX_RX_HALF_COMPLETE_CB_ID :
hi2s->TxRxHalfCpltCallback = pCallback;
break;/* ... */
#endif
case HAL_I2S_TX_RX_HALF_COMPLETE_CB_ID :
case HAL_I2S_ERROR_CB_ID :
hi2s->ErrorCallback = pCallback;
break;
case HAL_I2S_ERROR_CB_ID :
case HAL_I2S_MSPINIT_CB_ID :
hi2s->MspInitCallback = pCallback;
break;
case HAL_I2S_MSPINIT_CB_ID :
case HAL_I2S_MSPDEINIT_CB_ID :
hi2s->MspDeInitCallback = pCallback;
break;
case HAL_I2S_MSPDEINIT_CB_ID :
default :
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_INVALID_CALLBACK);
status = HAL_ERROR;
break;default
}switch (CallbackID) { ... }
}if (HAL_I2S_STATE_READY == hi2s->State) { ... }
else if (HAL_I2S_STATE_RESET == hi2s->State)
{
switch (CallbackID)
{
case HAL_I2S_MSPINIT_CB_ID :
hi2s->MspInitCallback = pCallback;
break;
case HAL_I2S_MSPINIT_CB_ID :
case HAL_I2S_MSPDEINIT_CB_ID :
hi2s->MspDeInitCallback = pCallback;
break;
case HAL_I2S_MSPDEINIT_CB_ID :
default :
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_INVALID_CALLBACK);
status = HAL_ERROR;
break;default
}switch (CallbackID) { ... }
}else if (HAL_I2S_STATE_RESET == hi2s->State) { ... }
else
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_INVALID_CALLBACK);
status = HAL_ERROR;
}else { ... }
__HAL_UNLOCK(hi2s);
return status;
}HAL_I2S_RegisterCallback (I2S_HandleTypeDef *hi2s, HAL_I2S_CallbackIDTypeDef CallbackID, pI2S_CallbackTypeDef pCallback) { ... }
/* ... */
HAL_StatusTypeDef HAL_I2S_UnRegisterCallback(I2S_HandleTypeDef *hi2s, HAL_I2S_CallbackIDTypeDef CallbackID)
{
HAL_StatusTypeDef status = HAL_OK;
__HAL_LOCK(hi2s);
if (HAL_I2S_STATE_READY == hi2s->State)
{
switch (CallbackID)
{
case HAL_I2S_TX_COMPLETE_CB_ID :
hi2s->TxCpltCallback = HAL_I2S_TxCpltCallback;
break;
case HAL_I2S_TX_COMPLETE_CB_ID :
case HAL_I2S_RX_COMPLETE_CB_ID :
hi2s->RxCpltCallback = HAL_I2S_RxCpltCallback;
break;
#if defined (SPI_I2S_FULLDUPLEX_SUPPORT)case HAL_I2S_RX_COMPLETE_CB_ID :
case HAL_I2S_TX_RX_COMPLETE_CB_ID :
hi2s->TxRxCpltCallback = HAL_I2SEx_TxRxCpltCallback;
break;/* ... */
#endif
case HAL_I2S_TX_RX_COMPLETE_CB_ID :
case HAL_I2S_TX_HALF_COMPLETE_CB_ID :
hi2s->TxHalfCpltCallback = HAL_I2S_TxHalfCpltCallback;
break;
case HAL_I2S_TX_HALF_COMPLETE_CB_ID :
case HAL_I2S_RX_HALF_COMPLETE_CB_ID :
hi2s->RxHalfCpltCallback = HAL_I2S_RxHalfCpltCallback;
break;
#if defined (SPI_I2S_FULLDUPLEX_SUPPORT)case HAL_I2S_RX_HALF_COMPLETE_CB_ID :
case HAL_I2S_TX_RX_HALF_COMPLETE_CB_ID :
hi2s->TxRxHalfCpltCallback = HAL_I2SEx_TxRxHalfCpltCallback;
break;/* ... */
#endif
case HAL_I2S_TX_RX_HALF_COMPLETE_CB_ID :
case HAL_I2S_ERROR_CB_ID :
hi2s->ErrorCallback = HAL_I2S_ErrorCallback;
break;
case HAL_I2S_ERROR_CB_ID :
case HAL_I2S_MSPINIT_CB_ID :
hi2s->MspInitCallback = HAL_I2S_MspInit;
break;
case HAL_I2S_MSPINIT_CB_ID :
case HAL_I2S_MSPDEINIT_CB_ID :
hi2s->MspDeInitCallback = HAL_I2S_MspDeInit;
break;
case HAL_I2S_MSPDEINIT_CB_ID :
default :
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_INVALID_CALLBACK);
status = HAL_ERROR;
break;default
}switch (CallbackID) { ... }
}if (HAL_I2S_STATE_READY == hi2s->State) { ... }
else if (HAL_I2S_STATE_RESET == hi2s->State)
{
switch (CallbackID)
{
case HAL_I2S_MSPINIT_CB_ID :
hi2s->MspInitCallback = HAL_I2S_MspInit;
break;
case HAL_I2S_MSPINIT_CB_ID :
case HAL_I2S_MSPDEINIT_CB_ID :
hi2s->MspDeInitCallback = HAL_I2S_MspDeInit;
break;
case HAL_I2S_MSPDEINIT_CB_ID :
default :
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_INVALID_CALLBACK);
status = HAL_ERROR;
break;default
}switch (CallbackID) { ... }
}else if (HAL_I2S_STATE_RESET == hi2s->State) { ... }
else
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_INVALID_CALLBACK);
status = HAL_ERROR;
}else { ... }
__HAL_UNLOCK(hi2s);
return status;
}HAL_I2S_UnRegisterCallback (I2S_HandleTypeDef *hi2s, HAL_I2S_CallbackIDTypeDef CallbackID) { ... }
/* ... */#endif
/* ... */
/* ... */
/* ... */
HAL_StatusTypeDef HAL_I2S_Transmit(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size, uint32_t Timeout)
{
uint32_t tmpreg_cfgr;
if ((pData == NULL) || (Size == 0U))
{
return HAL_ERROR;
}if ((pData == NULL) || (Size == 0U)) { ... }
__HAL_LOCK(hi2s);
if (hi2s->State != HAL_I2S_STATE_READY)
{
__HAL_UNLOCK(hi2s);
return HAL_BUSY;
}if (hi2s->State != HAL_I2S_STATE_READY) { ... }
hi2s->State = HAL_I2S_STATE_BUSY_TX;
hi2s->ErrorCode = HAL_I2S_ERROR_NONE;
hi2s->pTxBuffPtr = pData;
tmpreg_cfgr = hi2s->Instance->I2SCFGR & (SPI_I2SCFGR_DATLEN | SPI_I2SCFGR_CHLEN);
if ((tmpreg_cfgr == I2S_DATAFORMAT_24B) || (tmpreg_cfgr == I2S_DATAFORMAT_32B))
{
hi2s->TxXferSize = (Size << 1U);
hi2s->TxXferCount = (Size << 1U);
}if ((tmpreg_cfgr == I2S_DATAFORMAT_24B) || (tmpreg_cfgr == I2S_DATAFORMAT_32B)) { ... }
else
{
hi2s->TxXferSize = Size;
hi2s->TxXferCount = Size;
}else { ... }
tmpreg_cfgr = hi2s->Instance->I2SCFGR;
if ((hi2s->Instance->I2SCFGR & SPI_I2SCFGR_I2SE) != SPI_I2SCFGR_I2SE)
{
__HAL_I2S_ENABLE(hi2s);
}if ((hi2s->Instance->I2SCFGR & SPI_I2SCFGR_I2SE) != SPI_I2SCFGR_I2SE) { ... }
if (I2S_WaitFlagStateUntilTimeout(hi2s, I2S_FLAG_TXE, SET, Timeout) != HAL_OK)
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_TIMEOUT);
hi2s->State = HAL_I2S_STATE_READY;
__HAL_UNLOCK(hi2s);
return HAL_ERROR;
}if (I2S_WaitFlagStateUntilTimeout(hi2s, I2S_FLAG_TXE, SET, Timeout) != HAL_OK) { ... }
while (hi2s->TxXferCount > 0U)
{
hi2s->Instance->DR = (*hi2s->pTxBuffPtr);
hi2s->pTxBuffPtr++;
hi2s->TxXferCount--;
if (I2S_WaitFlagStateUntilTimeout(hi2s, I2S_FLAG_TXE, SET, Timeout) != HAL_OK)
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_TIMEOUT);
hi2s->State = HAL_I2S_STATE_READY;
__HAL_UNLOCK(hi2s);
return HAL_ERROR;
}if (I2S_WaitFlagStateUntilTimeout(hi2s, I2S_FLAG_TXE, SET, Timeout) != HAL_OK) { ... }
if (__HAL_I2S_GET_FLAG(hi2s, I2S_FLAG_UDR) == SET)
{
__HAL_I2S_CLEAR_UDRFLAG(hi2s);
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_UDR);
}if (__HAL_I2S_GET_FLAG(hi2s, I2S_FLAG_UDR) == SET) { ... }
}while (hi2s->TxXferCount > 0U) { ... }
if (((tmpreg_cfgr & SPI_I2SCFGR_I2SCFG) == I2S_MODE_SLAVE_TX)
|| ((tmpreg_cfgr & SPI_I2SCFGR_I2SCFG) == I2S_MODE_SLAVE_RX))
{
if (I2S_WaitFlagStateUntilTimeout(hi2s, I2S_FLAG_BSY, RESET, Timeout) != HAL_OK)
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_TIMEOUT);
hi2s->State = HAL_I2S_STATE_READY;
__HAL_UNLOCK(hi2s);
return HAL_ERROR;
}if (I2S_WaitFlagStateUntilTimeout(hi2s, I2S_FLAG_BSY, RESET, Timeout) != HAL_OK) { ... }
}if (((tmpreg_cfgr & SPI_I2SCFGR_I2SCFG) == I2S_MODE_SLAVE_TX) || ((tmpreg_cfgr & SPI_I2SCFGR_I2SCFG) == I2S_MODE_SLAVE_RX)) { ... }
hi2s->State = HAL_I2S_STATE_READY;
__HAL_UNLOCK(hi2s);
return HAL_OK;
}{ ... }
/* ... */
HAL_StatusTypeDef HAL_I2S_Receive(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size, uint32_t Timeout)
{
uint32_t tmpreg_cfgr;
if ((pData == NULL) || (Size == 0U))
{
return HAL_ERROR;
}if ((pData == NULL) || (Size == 0U)) { ... }
__HAL_LOCK(hi2s);
if (hi2s->State != HAL_I2S_STATE_READY)
{
__HAL_UNLOCK(hi2s);
return HAL_BUSY;
}if (hi2s->State != HAL_I2S_STATE_READY) { ... }
hi2s->State = HAL_I2S_STATE_BUSY_RX;
hi2s->ErrorCode = HAL_I2S_ERROR_NONE;
hi2s->pRxBuffPtr = pData;
tmpreg_cfgr = hi2s->Instance->I2SCFGR & (SPI_I2SCFGR_DATLEN | SPI_I2SCFGR_CHLEN);
if ((tmpreg_cfgr == I2S_DATAFORMAT_24B) || (tmpreg_cfgr == I2S_DATAFORMAT_32B))
{
hi2s->RxXferSize = (Size << 1U);
hi2s->RxXferCount = (Size << 1U);
}if ((tmpreg_cfgr == I2S_DATAFORMAT_24B) || (tmpreg_cfgr == I2S_DATAFORMAT_32B)) { ... }
else
{
hi2s->RxXferSize = Size;
hi2s->RxXferCount = Size;
}else { ... }
if ((hi2s->Instance->I2SCFGR & SPI_I2SCFGR_I2SE) != SPI_I2SCFGR_I2SE)
{
__HAL_I2S_ENABLE(hi2s);
}if ((hi2s->Instance->I2SCFGR & SPI_I2SCFGR_I2SE) != SPI_I2SCFGR_I2SE) { ... }
if ((hi2s->Instance->I2SCFGR & SPI_I2SCFGR_I2SCFG) == I2S_MODE_MASTER_RX)
{
/* ... */
__HAL_I2S_CLEAR_OVRFLAG(hi2s);
}if ((hi2s->Instance->I2SCFGR & SPI_I2SCFGR_I2SCFG) == I2S_MODE_MASTER_RX) { ... }
while (hi2s->RxXferCount > 0U)
{
if (I2S_WaitFlagStateUntilTimeout(hi2s, I2S_FLAG_RXNE, SET, Timeout) != HAL_OK)
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_TIMEOUT);
hi2s->State = HAL_I2S_STATE_READY;
__HAL_UNLOCK(hi2s);
return HAL_ERROR;
}if (I2S_WaitFlagStateUntilTimeout(hi2s, I2S_FLAG_RXNE, SET, Timeout) != HAL_OK) { ... }
(*hi2s->pRxBuffPtr) = (uint16_t)hi2s->Instance->DR;
hi2s->pRxBuffPtr++;
hi2s->RxXferCount--;
if (__HAL_I2S_GET_FLAG(hi2s, I2S_FLAG_OVR) == SET)
{
__HAL_I2S_CLEAR_OVRFLAG(hi2s);
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_OVR);
}if (__HAL_I2S_GET_FLAG(hi2s, I2S_FLAG_OVR) == SET) { ... }
}while (hi2s->RxXferCount > 0U) { ... }
hi2s->State = HAL_I2S_STATE_READY;
__HAL_UNLOCK(hi2s);
return HAL_OK;
}{ ... }
/* ... */
HAL_StatusTypeDef HAL_I2S_Transmit_IT(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size)
{
uint32_t tmpreg_cfgr;
if ((pData == NULL) || (Size == 0U))
{
return HAL_ERROR;
}if ((pData == NULL) || (Size == 0U)) { ... }
__HAL_LOCK(hi2s);
if (hi2s->State != HAL_I2S_STATE_READY)
{
__HAL_UNLOCK(hi2s);
return HAL_BUSY;
}if (hi2s->State != HAL_I2S_STATE_READY) { ... }
hi2s->State = HAL_I2S_STATE_BUSY_TX;
hi2s->ErrorCode = HAL_I2S_ERROR_NONE;
hi2s->pTxBuffPtr = pData;
tmpreg_cfgr = hi2s->Instance->I2SCFGR & (SPI_I2SCFGR_DATLEN | SPI_I2SCFGR_CHLEN);
if ((tmpreg_cfgr == I2S_DATAFORMAT_24B) || (tmpreg_cfgr == I2S_DATAFORMAT_32B))
{
hi2s->TxXferSize = (Size << 1U);
hi2s->TxXferCount = (Size << 1U);
}if ((tmpreg_cfgr == I2S_DATAFORMAT_24B) || (tmpreg_cfgr == I2S_DATAFORMAT_32B)) { ... }
else
{
hi2s->TxXferSize = Size;
hi2s->TxXferCount = Size;
}else { ... }
__HAL_I2S_ENABLE_IT(hi2s, (I2S_IT_TXE | I2S_IT_ERR));
if ((hi2s->Instance->I2SCFGR & SPI_I2SCFGR_I2SE) != SPI_I2SCFGR_I2SE)
{
__HAL_I2S_ENABLE(hi2s);
}if ((hi2s->Instance->I2SCFGR & SPI_I2SCFGR_I2SE) != SPI_I2SCFGR_I2SE) { ... }
__HAL_UNLOCK(hi2s);
return HAL_OK;
}{ ... }
/* ... */
HAL_StatusTypeDef HAL_I2S_Receive_IT(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size)
{
uint32_t tmpreg_cfgr;
if ((pData == NULL) || (Size == 0U))
{
return HAL_ERROR;
}if ((pData == NULL) || (Size == 0U)) { ... }
__HAL_LOCK(hi2s);
if (hi2s->State != HAL_I2S_STATE_READY)
{
__HAL_UNLOCK(hi2s);
return HAL_BUSY;
}if (hi2s->State != HAL_I2S_STATE_READY) { ... }
hi2s->State = HAL_I2S_STATE_BUSY_RX;
hi2s->ErrorCode = HAL_I2S_ERROR_NONE;
hi2s->pRxBuffPtr = pData;
tmpreg_cfgr = hi2s->Instance->I2SCFGR & (SPI_I2SCFGR_DATLEN | SPI_I2SCFGR_CHLEN);
if ((tmpreg_cfgr == I2S_DATAFORMAT_24B) || (tmpreg_cfgr == I2S_DATAFORMAT_32B))
{
hi2s->RxXferSize = (Size << 1U);
hi2s->RxXferCount = (Size << 1U);
}if ((tmpreg_cfgr == I2S_DATAFORMAT_24B) || (tmpreg_cfgr == I2S_DATAFORMAT_32B)) { ... }
else
{
hi2s->RxXferSize = Size;
hi2s->RxXferCount = Size;
}else { ... }
__HAL_I2S_ENABLE_IT(hi2s, (I2S_IT_RXNE | I2S_IT_ERR));
if ((hi2s->Instance->I2SCFGR & SPI_I2SCFGR_I2SE) != SPI_I2SCFGR_I2SE)
{
__HAL_I2S_ENABLE(hi2s);
}if ((hi2s->Instance->I2SCFGR & SPI_I2SCFGR_I2SE) != SPI_I2SCFGR_I2SE) { ... }
__HAL_UNLOCK(hi2s);
return HAL_OK;
}{ ... }
/* ... */
HAL_StatusTypeDef HAL_I2S_Transmit_DMA(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size)
{
uint32_t tmpreg_cfgr;
if ((pData == NULL) || (Size == 0U))
{
return HAL_ERROR;
}if ((pData == NULL) || (Size == 0U)) { ... }
__HAL_LOCK(hi2s);
if (hi2s->State != HAL_I2S_STATE_READY)
{
__HAL_UNLOCK(hi2s);
return HAL_BUSY;
}if (hi2s->State != HAL_I2S_STATE_READY) { ... }
hi2s->State = HAL_I2S_STATE_BUSY_TX;
hi2s->ErrorCode = HAL_I2S_ERROR_NONE;
hi2s->pTxBuffPtr = pData;
tmpreg_cfgr = hi2s->Instance->I2SCFGR & (SPI_I2SCFGR_DATLEN | SPI_I2SCFGR_CHLEN);
if ((tmpreg_cfgr == I2S_DATAFORMAT_24B) || (tmpreg_cfgr == I2S_DATAFORMAT_32B))
{
hi2s->TxXferSize = (Size << 1U);
hi2s->TxXferCount = (Size << 1U);
}if ((tmpreg_cfgr == I2S_DATAFORMAT_24B) || (tmpreg_cfgr == I2S_DATAFORMAT_32B)) { ... }
else
{
hi2s->TxXferSize = Size;
hi2s->TxXferCount = Size;
}else { ... }
hi2s->hdmatx->XferHalfCpltCallback = I2S_DMATxHalfCplt;
hi2s->hdmatx->XferCpltCallback = I2S_DMATxCplt;
hi2s->hdmatx->XferErrorCallback = I2S_DMAError;
if (HAL_OK != HAL_DMA_Start_IT(hi2s->hdmatx,
(uint32_t)hi2s->pTxBuffPtr,
(uint32_t)&hi2s->Instance->DR,
hi2s->TxXferSize))
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_DMA);
hi2s->State = HAL_I2S_STATE_READY;
__HAL_UNLOCK(hi2s);
return HAL_ERROR;
}if (HAL_OK != HAL_DMA_Start_IT(hi2s->hdmatx, (uint32_t)hi2s->pTxBuffPtr, (uint32_t)&hi2s->Instance->DR, hi2s->TxXferSize)) { ... }
if (HAL_IS_BIT_CLR(hi2s->Instance->I2SCFGR, SPI_I2SCFGR_I2SE))
{
__HAL_I2S_ENABLE(hi2s);
}if (HAL_IS_BIT_CLR(hi2s->Instance->I2SCFGR, SPI_I2SCFGR_I2SE)) { ... }
if (HAL_IS_BIT_CLR(hi2s->Instance->CR2, SPI_CR2_TXDMAEN))
{
SET_BIT(hi2s->Instance->CR2, SPI_CR2_TXDMAEN);
}if (HAL_IS_BIT_CLR(hi2s->Instance->CR2, SPI_CR2_TXDMAEN)) { ... }
__HAL_UNLOCK(hi2s);
return HAL_OK;
}{ ... }
/* ... */
HAL_StatusTypeDef HAL_I2S_Receive_DMA(I2S_HandleTypeDef *hi2s, uint16_t *pData, uint16_t Size)
{
uint32_t tmpreg_cfgr;
if ((pData == NULL) || (Size == 0U))
{
return HAL_ERROR;
}if ((pData == NULL) || (Size == 0U)) { ... }
__HAL_LOCK(hi2s);
if (hi2s->State != HAL_I2S_STATE_READY)
{
__HAL_UNLOCK(hi2s);
return HAL_BUSY;
}if (hi2s->State != HAL_I2S_STATE_READY) { ... }
hi2s->State = HAL_I2S_STATE_BUSY_RX;
hi2s->ErrorCode = HAL_I2S_ERROR_NONE;
hi2s->pRxBuffPtr = pData;
tmpreg_cfgr = hi2s->Instance->I2SCFGR & (SPI_I2SCFGR_DATLEN | SPI_I2SCFGR_CHLEN);
if ((tmpreg_cfgr == I2S_DATAFORMAT_24B) || (tmpreg_cfgr == I2S_DATAFORMAT_32B))
{
hi2s->RxXferSize = (Size << 1U);
hi2s->RxXferCount = (Size << 1U);
}if ((tmpreg_cfgr == I2S_DATAFORMAT_24B) || (tmpreg_cfgr == I2S_DATAFORMAT_32B)) { ... }
else
{
hi2s->RxXferSize = Size;
hi2s->RxXferCount = Size;
}else { ... }
hi2s->hdmarx->XferHalfCpltCallback = I2S_DMARxHalfCplt;
hi2s->hdmarx->XferCpltCallback = I2S_DMARxCplt;
hi2s->hdmarx->XferErrorCallback = I2S_DMAError;
if ((hi2s->Instance->I2SCFGR & SPI_I2SCFGR_I2SCFG) == I2S_MODE_MASTER_RX)
{
/* ... */
__HAL_I2S_CLEAR_OVRFLAG(hi2s);
}if ((hi2s->Instance->I2SCFGR & SPI_I2SCFGR_I2SCFG) == I2S_MODE_MASTER_RX) { ... }
if (HAL_OK != HAL_DMA_Start_IT(hi2s->hdmarx, (uint32_t)&hi2s->Instance->DR, (uint32_t)hi2s->pRxBuffPtr,
hi2s->RxXferSize))
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_DMA);
hi2s->State = HAL_I2S_STATE_READY;
__HAL_UNLOCK(hi2s);
return HAL_ERROR;
}if (HAL_OK != HAL_DMA_Start_IT(hi2s->hdmarx, (uint32_t)&hi2s->Instance->DR, (uint32_t)hi2s->pRxBuffPtr, hi2s->RxXferSize)) { ... }
if (HAL_IS_BIT_CLR(hi2s->Instance->I2SCFGR, SPI_I2SCFGR_I2SE))
{
__HAL_I2S_ENABLE(hi2s);
}if (HAL_IS_BIT_CLR(hi2s->Instance->I2SCFGR, SPI_I2SCFGR_I2SE)) { ... }
if (HAL_IS_BIT_CLR(hi2s->Instance->CR2, SPI_CR2_RXDMAEN))
{
SET_BIT(hi2s->Instance->CR2, SPI_CR2_RXDMAEN);
}if (HAL_IS_BIT_CLR(hi2s->Instance->CR2, SPI_CR2_RXDMAEN)) { ... }
__HAL_UNLOCK(hi2s);
return HAL_OK;
}{ ... }
/* ... */
HAL_StatusTypeDef HAL_I2S_DMAPause(I2S_HandleTypeDef *hi2s)
{
__HAL_LOCK(hi2s);
if (hi2s->State == HAL_I2S_STATE_BUSY_TX)
{
CLEAR_BIT(hi2s->Instance->CR2, SPI_CR2_TXDMAEN);
}if (hi2s->State == HAL_I2S_STATE_BUSY_TX) { ... }
else if (hi2s->State == HAL_I2S_STATE_BUSY_RX)
{
CLEAR_BIT(hi2s->Instance->CR2, SPI_CR2_RXDMAEN);
}else if (hi2s->State == HAL_I2S_STATE_BUSY_RX) { ... }
#if defined (SPI_I2S_FULLDUPLEX_SUPPORT)
else if (hi2s->State == HAL_I2S_STATE_BUSY_TX_RX)
{
CLEAR_BIT(hi2s->Instance->CR2, (SPI_CR2_TXDMAEN | SPI_CR2_RXDMAEN));
CLEAR_BIT(I2SxEXT(hi2s->Instance)->CR2, (SPI_CR2_TXDMAEN | SPI_CR2_RXDMAEN));
}else if (hi2s->State == HAL_I2S_STATE_BUSY_TX_RX) { ... }
/* ... */#endif
else
{
}else { ... }
__HAL_UNLOCK(hi2s);
return HAL_OK;
}{ ... }
/* ... */
HAL_StatusTypeDef HAL_I2S_DMAResume(I2S_HandleTypeDef *hi2s)
{
__HAL_LOCK(hi2s);
if (hi2s->State == HAL_I2S_STATE_BUSY_TX)
{
SET_BIT(hi2s->Instance->CR2, SPI_CR2_TXDMAEN);
}if (hi2s->State == HAL_I2S_STATE_BUSY_TX) { ... }
else if (hi2s->State == HAL_I2S_STATE_BUSY_RX)
{
SET_BIT(hi2s->Instance->CR2, SPI_CR2_RXDMAEN);
}else if (hi2s->State == HAL_I2S_STATE_BUSY_RX) { ... }
#if defined (SPI_I2S_FULLDUPLEX_SUPPORT)
else if (hi2s->State == HAL_I2S_STATE_BUSY_TX_RX)
{
SET_BIT(hi2s->Instance->CR2, (SPI_CR2_RXDMAEN | SPI_CR2_TXDMAEN));
SET_BIT(I2SxEXT(hi2s->Instance)->CR2, (SPI_CR2_RXDMAEN | SPI_CR2_TXDMAEN));
if ((I2SxEXT(hi2s->Instance)->I2SCFGR & SPI_I2SCFGR_I2SE) == 0U)
{
__HAL_I2SEXT_ENABLE(hi2s);
}if ((I2SxEXT(hi2s->Instance)->I2SCFGR & SPI_I2SCFGR_I2SE) == 0U) { ... }
}else if (hi2s->State == HAL_I2S_STATE_BUSY_TX_RX) { ... }
/* ... */#endif
else
{
}else { ... }
if (HAL_IS_BIT_CLR(hi2s->Instance->I2SCFGR, SPI_I2SCFGR_I2SE))
{
__HAL_I2S_ENABLE(hi2s);
}if (HAL_IS_BIT_CLR(hi2s->Instance->I2SCFGR, SPI_I2SCFGR_I2SE)) { ... }
__HAL_UNLOCK(hi2s);
return HAL_OK;
}{ ... }
/* ... */
HAL_StatusTypeDef HAL_I2S_DMAStop(I2S_HandleTypeDef *hi2s)
{
#if defined (SPI_I2S_FULLDUPLEX_SUPPORT)
uint32_t tickstart;
#endif
HAL_StatusTypeDef errorcode = HAL_OK;
/* ... */
if ((hi2s->Init.Mode == I2S_MODE_MASTER_TX) || (hi2s->Init.Mode == I2S_MODE_SLAVE_TX))
{
if (hi2s->hdmatx != NULL)
{
if (HAL_OK != HAL_DMA_Abort(hi2s->hdmatx))
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_DMA);
errorcode = HAL_ERROR;
}if (HAL_OK != HAL_DMA_Abort(hi2s->hdmatx)) { ... }
}if (hi2s->hdmatx != NULL) { ... }
if (I2S_WaitFlagStateUntilTimeout(hi2s, I2S_FLAG_TXE, SET, I2S_TIMEOUT_FLAG) != HAL_OK)
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_TIMEOUT);
hi2s->State = HAL_I2S_STATE_READY;
errorcode = HAL_ERROR;
}if (I2S_WaitFlagStateUntilTimeout(hi2s, I2S_FLAG_TXE, SET, I2S_TIMEOUT_FLAG) != HAL_OK) { ... }
if (I2S_WaitFlagStateUntilTimeout(hi2s, I2S_FLAG_BSY, RESET, I2S_TIMEOUT_FLAG) != HAL_OK)
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_TIMEOUT);
hi2s->State = HAL_I2S_STATE_READY;
errorcode = HAL_ERROR;
}if (I2S_WaitFlagStateUntilTimeout(hi2s, I2S_FLAG_BSY, RESET, I2S_TIMEOUT_FLAG) != HAL_OK) { ... }
__HAL_I2S_DISABLE(hi2s);
__HAL_I2S_CLEAR_UDRFLAG(hi2s);
CLEAR_BIT(hi2s->Instance->CR2, SPI_CR2_TXDMAEN);
#if defined (SPI_I2S_FULLDUPLEX_SUPPORT)
if (hi2s->State == HAL_I2S_STATE_BUSY_TX_RX)
{
if (hi2s->hdmarx != NULL)
{
if (HAL_OK != HAL_DMA_Abort(hi2s->hdmarx))
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_DMA);
errorcode = HAL_ERROR;
}if (HAL_OK != HAL_DMA_Abort(hi2s->hdmarx)) { ... }
}if (hi2s->hdmarx != NULL) { ... }
__HAL_I2SEXT_DISABLE(hi2s);
__HAL_I2SEXT_CLEAR_OVRFLAG(hi2s);
CLEAR_BIT(I2SxEXT(hi2s->Instance)->CR2, SPI_CR2_RXDMAEN);
if (hi2s->Init.Mode == I2S_MODE_SLAVE_TX)
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_BUSY_LINE_RX);
hi2s->State = HAL_I2S_STATE_READY;
errorcode = HAL_ERROR;
}if (hi2s->Init.Mode == I2S_MODE_SLAVE_TX) { ... }
else
{
READ_REG(I2SxEXT(hi2s->Instance)->DR);
}else { ... }
}if (hi2s->State == HAL_I2S_STATE_BUSY_TX_RX) { ... }
/* ... */#endif
}if ((hi2s->Init.Mode == I2S_MODE_MASTER_TX) || (hi2s->Init.Mode == I2S_MODE_SLAVE_TX)) { ... }
else if ((hi2s->Init.Mode == I2S_MODE_MASTER_RX) || (hi2s->Init.Mode == I2S_MODE_SLAVE_RX))
{
if (hi2s->hdmarx != NULL)
{
if (HAL_OK != HAL_DMA_Abort(hi2s->hdmarx))
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_DMA);
errorcode = HAL_ERROR;
}if (HAL_OK != HAL_DMA_Abort(hi2s->hdmarx)) { ... }
}if (hi2s->hdmarx != NULL) { ... }
#if defined (SPI_I2S_FULLDUPLEX_SUPPORT)
if (hi2s->State == HAL_I2S_STATE_BUSY_TX_RX)
{
if (hi2s->hdmatx != NULL)
{
if (HAL_OK != HAL_DMA_Abort(hi2s->hdmatx))
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_DMA);
errorcode = HAL_ERROR;
}if (HAL_OK != HAL_DMA_Abort(hi2s->hdmatx)) { ... }
}if (hi2s->hdmatx != NULL) { ... }
tickstart = HAL_GetTick();
while (__HAL_I2SEXT_GET_FLAG(hi2s, I2S_FLAG_TXE) != SET)
{
if (((HAL_GetTick() - tickstart) > I2S_TIMEOUT_FLAG))
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_TIMEOUT);
hi2s->State = HAL_I2S_STATE_READY;
errorcode = HAL_ERROR;
}if (((HAL_GetTick() - tickstart) > I2S_TIMEOUT_FLAG)) { ... }
}while (__HAL_I2SEXT_GET_FLAG(hi2s, I2S_FLAG_TXE) != SET) { ... }
while (__HAL_I2SEXT_GET_FLAG(hi2s, I2S_FLAG_BSY) != RESET)
{
if (((HAL_GetTick() - tickstart) > I2S_TIMEOUT_FLAG))
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_TIMEOUT);
hi2s->State = HAL_I2S_STATE_READY;
errorcode = HAL_ERROR;
}if (((HAL_GetTick() - tickstart) > I2S_TIMEOUT_FLAG)) { ... }
}while (__HAL_I2SEXT_GET_FLAG(hi2s, I2S_FLAG_BSY) != RESET) { ... }
__HAL_I2SEXT_DISABLE(hi2s);
__HAL_I2SEXT_CLEAR_UDRFLAG(hi2s);
CLEAR_BIT(I2SxEXT(hi2s->Instance)->CR2, SPI_CR2_TXDMAEN);
}if (hi2s->State == HAL_I2S_STATE_BUSY_TX_RX) { ... }
/* ... */#endif
__HAL_I2S_DISABLE(hi2s);
__HAL_I2S_CLEAR_OVRFLAG(hi2s);
CLEAR_BIT(hi2s->Instance->CR2, SPI_CR2_RXDMAEN);
if (hi2s->Init.Mode == I2S_MODE_SLAVE_RX)
{
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_BUSY_LINE_RX);
hi2s->State = HAL_I2S_STATE_READY;
errorcode = HAL_ERROR;
}if (hi2s->Init.Mode == I2S_MODE_SLAVE_RX) { ... }
else
{
READ_REG((hi2s->Instance)->DR);
}else { ... }
}else if ((hi2s->Init.Mode == I2S_MODE_MASTER_RX) || (hi2s->Init.Mode == I2S_MODE_SLAVE_RX)) { ... }
hi2s->State = HAL_I2S_STATE_READY;
return errorcode;
}{ ... }
/* ... */
void HAL_I2S_IRQHandler(I2S_HandleTypeDef *hi2s)
{
hi2s->IrqHandlerISR(hi2s);
}{ ... }
/* ... */
__weak void HAL_I2S_TxHalfCpltCallback(I2S_HandleTypeDef *hi2s)
{
UNUSED(hi2s);
/* ... */
}{ ... }
/* ... */
__weak void HAL_I2S_TxCpltCallback(I2S_HandleTypeDef *hi2s)
{
UNUSED(hi2s);
/* ... */
}{ ... }
/* ... */
__weak void HAL_I2S_RxHalfCpltCallback(I2S_HandleTypeDef *hi2s)
{
UNUSED(hi2s);
/* ... */
}{ ... }
/* ... */
__weak void HAL_I2S_RxCpltCallback(I2S_HandleTypeDef *hi2s)
{
UNUSED(hi2s);
/* ... */
}{ ... }
/* ... */
__weak void HAL_I2S_ErrorCallback(I2S_HandleTypeDef *hi2s)
{
UNUSED(hi2s);
/* ... */
}{ ... }
/* ... */
/* ... */
/* ... */
HAL_I2S_StateTypeDef HAL_I2S_GetState(I2S_HandleTypeDef *hi2s)
{
return hi2s->State;
}{ ... }
/* ... */
uint32_t HAL_I2S_GetError(I2S_HandleTypeDef *hi2s)
{
return hi2s->ErrorCode;
}{ ... }
/* ... */
/* ... */
/* ... */
/* ... */
static void I2S_DMATxCplt(DMA_HandleTypeDef *hdma)
{
I2S_HandleTypeDef *hi2s = (I2S_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
if (hdma->Init.Mode == DMA_NORMAL)
{
CLEAR_BIT(hi2s->Instance->CR2, SPI_CR2_TXDMAEN);
hi2s->TxXferCount = 0U;
hi2s->State = HAL_I2S_STATE_READY;
}if (hdma->Init.Mode == DMA_NORMAL) { ... }
#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
hi2s->TxCpltCallback(hi2s);
#else
HAL_I2S_TxCpltCallback(hi2s);
#endif
}{ ... }
/* ... */
static void I2S_DMATxHalfCplt(DMA_HandleTypeDef *hdma)
{
I2S_HandleTypeDef *hi2s = (I2S_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
hi2s->TxHalfCpltCallback(hi2s);
#else
HAL_I2S_TxHalfCpltCallback(hi2s);
#endif
}{ ... }
/* ... */
static void I2S_DMARxCplt(DMA_HandleTypeDef *hdma)
{
I2S_HandleTypeDef *hi2s = (I2S_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
if (hdma->Init.Mode == DMA_NORMAL)
{
CLEAR_BIT(hi2s->Instance->CR2, SPI_CR2_RXDMAEN);
hi2s->RxXferCount = 0U;
hi2s->State = HAL_I2S_STATE_READY;
}if (hdma->Init.Mode == DMA_NORMAL) { ... }
#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
hi2s->RxCpltCallback(hi2s);
#else
HAL_I2S_RxCpltCallback(hi2s);
#endif
}{ ... }
/* ... */
static void I2S_DMARxHalfCplt(DMA_HandleTypeDef *hdma)
{
I2S_HandleTypeDef *hi2s = (I2S_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
hi2s->RxHalfCpltCallback(hi2s);
#else
HAL_I2S_RxHalfCpltCallback(hi2s);
#endif
}{ ... }
/* ... */
static void I2S_DMAError(DMA_HandleTypeDef *hdma)
{
I2S_HandleTypeDef *hi2s = (I2S_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
CLEAR_BIT(hi2s->Instance->CR2, (SPI_CR2_RXDMAEN | SPI_CR2_TXDMAEN));
hi2s->TxXferCount = 0U;
hi2s->RxXferCount = 0U;
hi2s->State = HAL_I2S_STATE_READY;
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_DMA);
#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
hi2s->ErrorCallback(hi2s);
#else
HAL_I2S_ErrorCallback(hi2s);
#endif
}{ ... }
/* ... */
static void I2S_Transmit_IT(I2S_HandleTypeDef *hi2s)
{
hi2s->Instance->DR = (*hi2s->pTxBuffPtr);
hi2s->pTxBuffPtr++;
hi2s->TxXferCount--;
if (hi2s->TxXferCount == 0U)
{
__HAL_I2S_DISABLE_IT(hi2s, (I2S_IT_TXE | I2S_IT_ERR));
hi2s->State = HAL_I2S_STATE_READY;
#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
hi2s->TxCpltCallback(hi2s);
#else
HAL_I2S_TxCpltCallback(hi2s);
#endif
}if (hi2s->TxXferCount == 0U) { ... }
}{ ... }
/* ... */
static void I2S_Receive_IT(I2S_HandleTypeDef *hi2s)
{
(*hi2s->pRxBuffPtr) = (uint16_t)hi2s->Instance->DR;
hi2s->pRxBuffPtr++;
hi2s->RxXferCount--;
if (hi2s->RxXferCount == 0U)
{
__HAL_I2S_DISABLE_IT(hi2s, (I2S_IT_RXNE | I2S_IT_ERR));
hi2s->State = HAL_I2S_STATE_READY;
#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
hi2s->RxCpltCallback(hi2s);
#else
HAL_I2S_RxCpltCallback(hi2s);
#endif
}if (hi2s->RxXferCount == 0U) { ... }
}{ ... }
/* ... */
static void I2S_IRQHandler(I2S_HandleTypeDef *hi2s)
{
__IO uint32_t i2ssr = hi2s->Instance->SR;
if (hi2s->State == HAL_I2S_STATE_BUSY_RX)
{
if (((i2ssr & I2S_FLAG_RXNE) == I2S_FLAG_RXNE) && (__HAL_I2S_GET_IT_SOURCE(hi2s, I2S_IT_RXNE) != RESET))
{
I2S_Receive_IT(hi2s);
}if (((i2ssr & I2S_FLAG_RXNE) == I2S_FLAG_RXNE) && (__HAL_I2S_GET_IT_SOURCE(hi2s, I2S_IT_RXNE) != RESET)) { ... }
I2S in mode Receiver
if (((i2ssr & I2S_FLAG_OVR) == I2S_FLAG_OVR) && (__HAL_I2S_GET_IT_SOURCE(hi2s, I2S_IT_ERR) != RESET))
{
__HAL_I2S_DISABLE_IT(hi2s, (I2S_IT_RXNE | I2S_IT_ERR));
__HAL_I2S_CLEAR_OVRFLAG(hi2s);
hi2s->State = HAL_I2S_STATE_READY;
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_OVR);
#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
hi2s->ErrorCallback(hi2s);
#else
HAL_I2S_ErrorCallback(hi2s);
#endif
}if (((i2ssr & I2S_FLAG_OVR) == I2S_FLAG_OVR) && (__HAL_I2S_GET_IT_SOURCE(hi2s, I2S_IT_ERR) != RESET)) { ... }
}if (hi2s->State == HAL_I2S_STATE_BUSY_RX) { ... }
if (hi2s->State == HAL_I2S_STATE_BUSY_TX)
{
if (((i2ssr & I2S_FLAG_TXE) == I2S_FLAG_TXE) && (__HAL_I2S_GET_IT_SOURCE(hi2s, I2S_IT_TXE) != RESET))
{
I2S_Transmit_IT(hi2s);
}if (((i2ssr & I2S_FLAG_TXE) == I2S_FLAG_TXE) && (__HAL_I2S_GET_IT_SOURCE(hi2s, I2S_IT_TXE) != RESET)) { ... }
I2S in mode Transmitter
if (((i2ssr & I2S_FLAG_UDR) == I2S_FLAG_UDR) && (__HAL_I2S_GET_IT_SOURCE(hi2s, I2S_IT_ERR) != RESET))
{
__HAL_I2S_DISABLE_IT(hi2s, (I2S_IT_TXE | I2S_IT_ERR));
__HAL_I2S_CLEAR_UDRFLAG(hi2s);
hi2s->State = HAL_I2S_STATE_READY;
SET_BIT(hi2s->ErrorCode, HAL_I2S_ERROR_UDR);
#if (USE_HAL_I2S_REGISTER_CALLBACKS == 1U)
hi2s->ErrorCallback(hi2s);
#else
HAL_I2S_ErrorCallback(hi2s);
#endif
}if (((i2ssr & I2S_FLAG_UDR) == I2S_FLAG_UDR) && (__HAL_I2S_GET_IT_SOURCE(hi2s, I2S_IT_ERR) != RESET)) { ... }
}if (hi2s->State == HAL_I2S_STATE_BUSY_TX) { ... }
}{ ... }
/* ... */
static HAL_StatusTypeDef I2S_WaitFlagStateUntilTimeout(I2S_HandleTypeDef *hi2s, uint32_t Flag, FlagStatus State,
uint32_t Timeout)
{
uint32_t tickstart;
tickstart = HAL_GetTick();
while (((__HAL_I2S_GET_FLAG(hi2s, Flag)) ? SET : RESET) != State)
{
if (Timeout != HAL_MAX_DELAY)
{
if (((HAL_GetTick() - tickstart) >= Timeout) || (Timeout == 0U))
{
hi2s->State = HAL_I2S_STATE_READY;
__HAL_UNLOCK(hi2s);
return HAL_TIMEOUT;
}if (((HAL_GetTick() - tickstart) >= Timeout) || (Timeout == 0U)) { ... }
}if (Timeout != HAL_MAX_DELAY) { ... }
}while (((__HAL_I2S_GET_FLAG(hi2s, Flag)) ? SET : RESET) != State) { ... }
return HAL_OK;
}{ ... }
/* ... */
/* ... */
/* ... */
/* ... */
#endif