HAL
Select one of the symbols to view example projects that use it.
Symbol previews are coming soon...
Outline
#define __STM32F4xx_LL_SYSTEM_H
#include "stm32f4xx.h"
Private constants
Exported constants
#define LL_SYSCFG_REMAP_FLASH
#define LL_SYSCFG_REMAP_SYSTEMFLASH
#define LL_SYSCFG_REMAP_FSMC
#define LL_SYSCFG_REMAP_FMC
#define LL_SYSCFG_REMAP_SDRAM
#define LL_SYSCFG_REMAP_SRAM
#define LL_SYSCFG_PMC_ETHMII
#define LL_SYSCFG_PMC_ETHRMII
#define LL_SYSCFG_I2C_FASTMODEPLUS_SCL
#define LL_SYSCFG_I2C_FASTMODEPLUS_SDA
#define LL_SYSCFG_EXTI_PORTA
#define LL_SYSCFG_EXTI_PORTB
#define LL_SYSCFG_EXTI_PORTC
#define LL_SYSCFG_EXTI_PORTD
#define LL_SYSCFG_EXTI_PORTE
#define LL_SYSCFG_EXTI_PORTF
#define LL_SYSCFG_EXTI_PORTG
#define LL_SYSCFG_EXTI_PORTH
#define LL_SYSCFG_EXTI_PORTI
#define LL_SYSCFG_EXTI_PORTJ
#define LL_SYSCFG_EXTI_PORTK
#define LL_SYSCFG_EXTI_LINE0
#define LL_SYSCFG_EXTI_LINE1
#define LL_SYSCFG_EXTI_LINE2
#define LL_SYSCFG_EXTI_LINE3
#define LL_SYSCFG_EXTI_LINE4
#define LL_SYSCFG_EXTI_LINE5
#define LL_SYSCFG_EXTI_LINE6
#define LL_SYSCFG_EXTI_LINE7
#define LL_SYSCFG_EXTI_LINE8
#define LL_SYSCFG_EXTI_LINE9
#define LL_SYSCFG_EXTI_LINE10
#define LL_SYSCFG_EXTI_LINE11
#define LL_SYSCFG_EXTI_LINE12
#define LL_SYSCFG_EXTI_LINE13
#define LL_SYSCFG_EXTI_LINE14
#define LL_SYSCFG_EXTI_LINE15
#define LL_SYSCFG_BITSTREAM_CLOCK_TIM2OC1
#define LL_SYSCFG_BITSTREAM_CLOCK_DFSDM2
#define LL_SYSCFG_DFSDM1_MCHDLYEN
#define LL_SYSCFG_DFSDM2_MCHDLYEN
#define LL_SYSCFG_DFSDM1_DataIn0
#define LL_SYSCFG_DFSDM2_DataIn0
#define LL_SYSCFG_DFSDM1_DataIn0_PAD
#define LL_SYSCFG_DFSDM1_DataIn0_DM
#define LL_SYSCFG_DFSDM2_DataIn0_PAD
#define LL_SYSCFG_DFSDM2_DataIn0_DM
#define LL_SYSCFG_DFSDM1_DataIn2
#define LL_SYSCFG_DFSDM2_DataIn2
#define LL_SYSCFG_DFSDM1_DataIn2_PAD
#define LL_SYSCFG_DFSDM1_DataIn2_DM
#define LL_SYSCFG_DFSDM2_DataIn2_PAD
#define LL_SYSCFG_DFSDM2_DataIn2_DM
#define LL_SYSCFG_DFSDM1_TIM4OC2_CLKIN0
#define LL_SYSCFG_DFSDM1_TIM4OC2_CLKIN2
#define LL_SYSCFG_DFSDM1_TIM4OC1_CLKIN1
#define LL_SYSCFG_DFSDM1_TIM4OC1_CLKIN3
#define LL_SYSCFG_DFSDM1_CKIN_PAD
#define LL_SYSCFG_DFSDM1_CKIN_DM
#define LL_SYSCFG_DFSDM1_CKOUT
#define LL_SYSCFG_DFSDM1_CKOUT_M27
#define LL_SYSCFG_DFSDM2_DataIn4_PAD
#define LL_SYSCFG_DFSDM2_DataIn4_DM
#define LL_SYSCFG_DFSDM2_DataIn6_PAD
#define LL_SYSCFG_DFSDM2_DataIn6_DM
#define LL_SYSCFG_DFSDM2_TIM3OC4_CLKIN0
#define LL_SYSCFG_DFSDM2_TIM3OC4_CLKIN4
#define LL_SYSCFG_DFSDM2_TIM3OC3_CLKIN1
#define LL_SYSCFG_DFSDM2_TIM3OC3_CLKIN5
#define LL_SYSCFG_DFSDM2_TIM3OC2_CLKIN2
#define LL_SYSCFG_DFSDM2_TIM3OC2_CLKIN6
#define LL_SYSCFG_DFSDM2_TIM3OC1_CLKIN3
#define LL_SYSCFG_DFSDM2_TIM3OC1_CLKIN7
#define LL_SYSCFG_DFSDM2_CKIN_PAD
#define LL_SYSCFG_DFSDM2_CKIN_DM
#define LL_SYSCFG_DFSDM2_CKOUT
#define LL_SYSCFG_DFSDM2_CKOUT_M27
#define LL_DBGMCU_TRACE_NONE
#define LL_DBGMCU_TRACE_ASYNCH
#define LL_DBGMCU_TRACE_SYNCH_SIZE1
#define LL_DBGMCU_TRACE_SYNCH_SIZE2
#define LL_DBGMCU_TRACE_SYNCH_SIZE4
#define LL_DBGMCU_APB1_GRP1_TIM2_STOP
#define LL_DBGMCU_APB1_GRP1_TIM3_STOP
#define LL_DBGMCU_APB1_GRP1_TIM4_STOP
#define LL_DBGMCU_APB1_GRP1_TIM5_STOP
#define LL_DBGMCU_APB1_GRP1_TIM6_STOP
#define LL_DBGMCU_APB1_GRP1_TIM7_STOP
#define LL_DBGMCU_APB1_GRP1_TIM12_STOP
#define LL_DBGMCU_APB1_GRP1_TIM13_STOP
#define LL_DBGMCU_APB1_GRP1_TIM14_STOP
#define LL_DBGMCU_APB1_GRP1_LPTIM_STOP
#define LL_DBGMCU_APB1_GRP1_RTC_STOP
#define LL_DBGMCU_APB1_GRP1_WWDG_STOP
#define LL_DBGMCU_APB1_GRP1_IWDG_STOP
#define LL_DBGMCU_APB1_GRP1_I2C1_STOP
#define LL_DBGMCU_APB1_GRP1_I2C2_STOP
#define LL_DBGMCU_APB1_GRP1_I2C3_STOP
#define LL_DBGMCU_APB1_GRP1_I2C4_STOP
#define LL_DBGMCU_APB1_GRP1_CAN1_STOP
#define LL_DBGMCU_APB1_GRP1_CAN2_STOP
#define LL_DBGMCU_APB1_GRP1_CAN3_STOP
#define LL_DBGMCU_APB2_GRP1_TIM1_STOP
#define LL_DBGMCU_APB2_GRP1_TIM8_STOP
#define LL_DBGMCU_APB2_GRP1_TIM9_STOP
#define LL_DBGMCU_APB2_GRP1_TIM10_STOP
#define LL_DBGMCU_APB2_GRP1_TIM11_STOP
#define LL_FLASH_LATENCY_0
#define LL_FLASH_LATENCY_1
#define LL_FLASH_LATENCY_2
#define LL_FLASH_LATENCY_3
#define LL_FLASH_LATENCY_4
#define LL_FLASH_LATENCY_5
#define LL_FLASH_LATENCY_6
#define LL_FLASH_LATENCY_7
#define LL_FLASH_LATENCY_8
#define LL_FLASH_LATENCY_9
#define LL_FLASH_LATENCY_10
#define LL_FLASH_LATENCY_11
#define LL_FLASH_LATENCY_12
#define LL_FLASH_LATENCY_13
#define LL_FLASH_LATENCY_14
#define LL_FLASH_LATENCY_15
LL_SYSCFG_SetRemapMemory(uint32_t)
LL_SYSCFG_GetRemapMemory()
LL_SYSCFG_EnableCompensationCell()
LL_SYSCFG_DisableCompensationCell()
LL_SYSCFG_IsActiveFlag_CMPCR()
LL_SYSCFG_EnableFastModePlus(uint32_t)
LL_SYSCFG_DisableFastModePlus(uint32_t)
LL_SYSCFG_SetEXTISource(uint32_t, uint32_t)
LL_SYSCFG_GetEXTISource(uint32_t)
LL_SYSCFG_SetTIMBreakInputs(uint32_t)
LL_SYSCFG_GetTIMBreakInputs()
LL_DBGMCU_GetDeviceID()
LL_DBGMCU_GetRevisionID()
LL_DBGMCU_EnableDBGSleepMode()
LL_DBGMCU_DisableDBGSleepMode()
LL_DBGMCU_EnableDBGStopMode()
LL_DBGMCU_DisableDBGStopMode()
LL_DBGMCU_EnableDBGStandbyMode()
LL_DBGMCU_DisableDBGStandbyMode()
LL_DBGMCU_SetTracePinAssignment(uint32_t)
LL_DBGMCU_GetTracePinAssignment()
LL_DBGMCU_APB1_GRP1_FreezePeriph(uint32_t)
LL_DBGMCU_APB1_GRP1_UnFreezePeriph(uint32_t)
LL_DBGMCU_APB2_GRP1_FreezePeriph(uint32_t)
LL_DBGMCU_APB2_GRP1_UnFreezePeriph(uint32_t)
LL_FLASH_SetLatency(uint32_t)
LL_FLASH_GetLatency()
LL_FLASH_EnablePrefetch()
LL_FLASH_DisablePrefetch()
LL_FLASH_IsPrefetchEnabled()
LL_FLASH_EnableInstCache()
LL_FLASH_DisableInstCache()
LL_FLASH_EnableDataCache()
LL_FLASH_DisableDataCache()
LL_FLASH_EnableInstCacheReset()
LL_FLASH_DisableInstCacheReset()
LL_FLASH_EnableDataCacheReset()
LL_FLASH_DisableDataCacheReset()
Files
loading...
SourceVu
STM32 Libraries and Samples
HAL
Inc/stm32f4xx_ll_system.h
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
/**
******************************************************************************
* @file stm32f4xx_ll_system.h
* @author MCD Application Team
* @brief Header file of SYSTEM LL module.
*
******************************************************************************
* @attention
*
*Copyright (c) 2017 STMicroelectronics.
* All rights reserved.
*
* This software is licensed under terms that can be found in the LICENSE file
* in the root directory of this software component.
* If no LICENSE file comes with this software, it is provided AS-IS.
*
******************************************************************************
@verbatim
==============================================================================
##### How to use this driver #####
==============================================================================
[..]
The LL SYSTEM driver contains a set of generic APIs that can be
used by user:
(+) Some of the FLASH features need to be handled in the SYSTEM file.
(+) Access to DBGCMU registers
(+) Access to SYSCFG registers
@endverbatim
******************************************************************************
*/
/* ... */
/* Define to prevent recursive inclusion -------------------------------------*/
#ifndef
__STM32F4xx_LL_SYSTEM_H
#define
__STM32F4xx_LL_SYSTEM_H
#ifdef
__cplusplus
extern
"C"
{
#endif
/* Includes ------------------------------------------------------------------*/
#include
"
stm32f4xx.h"
/** @addtogroup STM32F4xx_LL_Driver
* @{
*/
/* ... */
#if
defined
(
FLASH
)
||
defined
(
SYSCFG
)
||
defined
(
DBGMCU
)
/** @defgroup SYSTEM_LL SYSTEM
* @{
*/
/* ... */
/* Private types -------------------------------------------------------------*/
/* Private variables ---------------------------------------------------------*/
/* Private constants ---------------------------------------------------------*/
/** @defgroup SYSTEM_LL_Private_Constants SYSTEM Private Constants
* @{
*/
/* ... */
/**
* @}
*/
/* ... */
Private constants
/* Private macros ------------------------------------------------------------*/
/* Exported types ------------------------------------------------------------*/
/* Exported constants --------------------------------------------------------*/
/** @defgroup SYSTEM_LL_Exported_Constants SYSTEM Exported Constants
* @{
*/
/* ... */
/** @defgroup SYSTEM_LL_EC_REMAP SYSCFG REMAP
* @{
*/
/* ... */
#define
LL_SYSCFG_REMAP_FLASH
(
uint32_t
)
0x00000000
/*!< Main Flash memory mapped at 0x00000000 */
#define
LL_SYSCFG_REMAP_SYSTEMFLASH
SYSCFG_MEMRMP_MEM_MODE_0
/*!< System Flash memory mapped at 0x00000000 */
#if
defined
(
FSMC_Bank1
)
#define
LL_SYSCFG_REMAP_FSMC
SYSCFG_MEMRMP_MEM_MODE_1
/*!< FSMC(NOR/PSRAM 1 and 2) mapped at 0x00000000 */
#endif
/* FSMC_Bank1 */
#if
defined
(
FMC_Bank1
)
#define
LL_SYSCFG_REMAP_FMC
SYSCFG_MEMRMP_MEM_MODE_1
/*!< FMC(NOR/PSRAM 1 and 2) mapped at 0x00000000 */
#define
LL_SYSCFG_REMAP_SDRAM
SYSCFG_MEMRMP_MEM_MODE_2
/*!< FMC/SDRAM mapped at 0x00000000 */
/* ... */
#endif
/* FMC_Bank1 */
#define
LL_SYSCFG_REMAP_SRAM
(
SYSCFG_MEMRMP_MEM_MODE_1
|
SYSCFG_MEMRMP_MEM_MODE_0
)
/*!< SRAM1 mapped at 0x00000000 */
/**
* @}
*/
/* ... */
#if
defined
(
SYSCFG_PMC_MII_RMII_SEL
)
/** @defgroup SYSTEM_LL_EC_PMC SYSCFG PMC
* @{
*/
/* ... */
#define
LL_SYSCFG_PMC_ETHMII
(
uint32_t
)
0x00000000
/*!< ETH Media MII interface */
#define
LL_SYSCFG_PMC_ETHRMII
(
uint32_t
)
SYSCFG_PMC_MII_RMII_SEL
/*!< ETH Media RMII interface */
/**
* @}
*/
/* ... */
/* ... */
#endif
/* SYSCFG_PMC_MII_RMII_SEL */
#if
defined
(
SYSCFG_MEMRMP_UFB_MODE
)
/** @defgroup SYSTEM_LL_EC_BANKMODE SYSCFG BANK MODE
* @{
*/
/* ... */
#define
LL_SYSCFG_BANKMODE_BANK1
(
uint32_t
)
0x00000000
/*!< Flash Bank 1 base address mapped at 0x0800 0000 (AXI) and 0x0020 0000 (TCM)
and Flash Bank 2 base address mapped at 0x0810 0000 (AXI) and 0x0030 0000 (TCM)*/
/* ... */
#define
LL_SYSCFG_BANKMODE_BANK2
SYSCFG_MEMRMP_UFB_MODE
/*!< Flash Bank 2 base address mapped at 0x0800 0000 (AXI) and 0x0020 0000(TCM)
and Flash Bank 1 base address mapped at 0x0810 0000 (AXI) and 0x0030 0000(TCM) */
/* ... */
/**
* @}
*/
/* ... */
/* ... */
#endif
/* SYSCFG_MEMRMP_UFB_MODE */
/** @defgroup SYSTEM_LL_EC_I2C_FASTMODEPLUS SYSCFG I2C FASTMODEPLUS
* @{
*/
/* ... */
#if
defined
(
SYSCFG_CFGR_FMPI2C1_SCL
)
#define
LL_SYSCFG_I2C_FASTMODEPLUS_SCL
SYSCFG_CFGR_FMPI2C1_SCL
/*!< Enable Fast Mode Plus on FMPI2C_SCL pin */
#define
LL_SYSCFG_I2C_FASTMODEPLUS_SDA
SYSCFG_CFGR_FMPI2C1_SDA
/*!< Enable Fast Mode Plus on FMPI2C_SDA pin*/
/* ... */
#endif
/* SYSCFG_CFGR_FMPI2C1_SCL */
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_EC_EXTI_PORT SYSCFG EXTI PORT
* @{
*/
/* ... */
#define
LL_SYSCFG_EXTI_PORTA
(
uint32_t
)
0
/*!< EXTI PORT A */
#define
LL_SYSCFG_EXTI_PORTB
(
uint32_t
)
1
/*!< EXTI PORT B */
#define
LL_SYSCFG_EXTI_PORTC
(
uint32_t
)
2
/*!< EXTI PORT C */
#define
LL_SYSCFG_EXTI_PORTD
(
uint32_t
)
3
/*!< EXTI PORT D */
#define
LL_SYSCFG_EXTI_PORTE
(
uint32_t
)
4
/*!< EXTI PORT E */
5 defines
#if
defined
(
GPIOF
)
#define
LL_SYSCFG_EXTI_PORTF
(
uint32_t
)
5
/*!< EXTI PORT F */
#endif
/* GPIOF */
#if
defined
(
GPIOG
)
#define
LL_SYSCFG_EXTI_PORTG
(
uint32_t
)
6
/*!< EXTI PORT G */
#endif
/* GPIOG */
#define
LL_SYSCFG_EXTI_PORTH
(
uint32_t
)
7
/*!< EXTI PORT H */
#if
defined
(
GPIOI
)
#define
LL_SYSCFG_EXTI_PORTI
(
uint32_t
)
8
/*!< EXTI PORT I */
#endif
/* GPIOI */
#if
defined
(
GPIOJ
)
#define
LL_SYSCFG_EXTI_PORTJ
(
uint32_t
)
9
/*!< EXTI PORT J */
#endif
/* GPIOJ */
#if
defined
(
GPIOK
)
#define
LL_SYSCFG_EXTI_PORTK
(
uint32_t
)
10
/*!< EXTI PORT k */
#endif
/* GPIOK */
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_EC_EXTI_LINE SYSCFG EXTI LINE
* @{
*/
/* ... */
#define
LL_SYSCFG_EXTI_LINE0
(
uint32_t
)
(
0x000FU
<
<
16
|
0
)
/*!< EXTI_POSITION_0 | EXTICR[0] */
#define
LL_SYSCFG_EXTI_LINE1
(
uint32_t
)
(
0x00F0U
<
<
16
|
0
)
/*!< EXTI_POSITION_4 | EXTICR[0] */
#define
LL_SYSCFG_EXTI_LINE2
(
uint32_t
)
(
0x0F00U
<
<
16
|
0
)
/*!< EXTI_POSITION_8 | EXTICR[0] */
#define
LL_SYSCFG_EXTI_LINE3
(
uint32_t
)
(
0xF000U
<
<
16
|
0
)
/*!< EXTI_POSITION_12 | EXTICR[0] */
#define
LL_SYSCFG_EXTI_LINE4
(
uint32_t
)
(
0x000FU
<
<
16
|
1
)
/*!< EXTI_POSITION_0 | EXTICR[1] */
#define
LL_SYSCFG_EXTI_LINE5
(
uint32_t
)
(
0x00F0U
<
<
16
|
1
)
/*!< EXTI_POSITION_4 | EXTICR[1] */
#define
LL_SYSCFG_EXTI_LINE6
(
uint32_t
)
(
0x0F00U
<
<
16
|
1
)
/*!< EXTI_POSITION_8 | EXTICR[1] */
#define
LL_SYSCFG_EXTI_LINE7
(
uint32_t
)
(
0xF000U
<
<
16
|
1
)
/*!< EXTI_POSITION_12 | EXTICR[1] */
#define
LL_SYSCFG_EXTI_LINE8
(
uint32_t
)
(
0x000FU
<
<
16
|
2
)
/*!< EXTI_POSITION_0 | EXTICR[2] */
#define
LL_SYSCFG_EXTI_LINE9
(
uint32_t
)
(
0x00F0U
<
<
16
|
2
)
/*!< EXTI_POSITION_4 | EXTICR[2] */
#define
LL_SYSCFG_EXTI_LINE10
(
uint32_t
)
(
0x0F00U
<
<
16
|
2
)
/*!< EXTI_POSITION_8 | EXTICR[2] */
#define
LL_SYSCFG_EXTI_LINE11
(
uint32_t
)
(
0xF000U
<
<
16
|
2
)
/*!< EXTI_POSITION_12 | EXTICR[2] */
#define
LL_SYSCFG_EXTI_LINE12
(
uint32_t
)
(
0x000FU
<
<
16
|
3
)
/*!< EXTI_POSITION_0 | EXTICR[3] */
#define
LL_SYSCFG_EXTI_LINE13
(
uint32_t
)
(
0x00F0U
<
<
16
|
3
)
/*!< EXTI_POSITION_4 | EXTICR[3] */
#define
LL_SYSCFG_EXTI_LINE14
(
uint32_t
)
(
0x0F00U
<
<
16
|
3
)
/*!< EXTI_POSITION_8 | EXTICR[3] */
#define
LL_SYSCFG_EXTI_LINE15
(
uint32_t
)
(
0xF000U
<
<
16
|
3
)
/*!< EXTI_POSITION_12 | EXTICR[3] */
16 defines
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_EC_TIMBREAK SYSCFG TIMER BREAK
* @{
*/
/* ... */
#if
defined
(
SYSCFG_CFGR2_LOCKUP_LOCK
)
#define
LL_SYSCFG_TIMBREAK_LOCKUP
SYSCFG_CFGR2_LOCKUP_LOCK
/*!< Enables and locks the LOCKUP output of CortexM4
with Break Input of TIM1/8 */
/* ... */
#define
LL_SYSCFG_TIMBREAK_PVD
SYSCFG_CFGR2_PVD_LOCK
/*!< Enables and locks the PVD connection with TIM1/8 Break Input
and also the PVDE and PLS bits of the Power Control Interface */
/* ... */
/* ... */
#endif
/* SYSCFG_CFGR2_CLL */
/**
* @}
*/
/* ... */
#if
defined
(
SYSCFG_MCHDLYCR_BSCKSEL
)
/** @defgroup SYSTEM_LL_DFSDM_BitStream_ClockSource SYSCFG MCHDLY BCKKSEL
* @{
*/
/* ... */
#define
LL_SYSCFG_BITSTREAM_CLOCK_TIM2OC1
(
uint32_t
)
0x00000000
#define
LL_SYSCFG_BITSTREAM_CLOCK_DFSDM2
SYSCFG_MCHDLYCR_BSCKSEL
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM_MCHDLYEN SYSCFG MCHDLY MCHDLYEN
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM1_MCHDLYEN
SYSCFG_MCHDLYCR_MCHDLY1EN
#define
LL_SYSCFG_DFSDM2_MCHDLYEN
SYSCFG_MCHDLYCR_MCHDLY2EN
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM_DataIn0_Source SYSCFG MCHDLY DFSDMD0SEL
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM1_DataIn0
SYSCFG_MCHDLYCR_DFSDM1D0SEL
#define
LL_SYSCFG_DFSDM2_DataIn0
SYSCFG_MCHDLYCR_DFSDM2D0SEL
#define
LL_SYSCFG_DFSDM1_DataIn0_PAD
(
uint32_t
)
(
(
SYSCFG_MCHDLYCR_DFSDM1D0SEL
<
<
16
)
|
0x00000000
)
#define
LL_SYSCFG_DFSDM1_DataIn0_DM
(
uint32_t
)
(
(
SYSCFG_MCHDLYCR_DFSDM1D0SEL
<
<
16
)
|
SYSCFG_MCHDLYCR_DFSDM1D0SEL
)
#define
LL_SYSCFG_DFSDM2_DataIn0_PAD
(
uint32_t
)
(
(
SYSCFG_MCHDLYCR_DFSDM2D0SEL
<
<
16
)
|
0x00000000
)
#define
LL_SYSCFG_DFSDM2_DataIn0_DM
(
uint32_t
)
(
(
SYSCFG_MCHDLYCR_DFSDM2D0SEL
<
<
16
)
|
SYSCFG_MCHDLYCR_DFSDM2D0SEL
)
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM_DataIn2_Source SYSCFG MCHDLY DFSDMD2SEL
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM1_DataIn2
SYSCFG_MCHDLYCR_DFSDM1D2SEL
#define
LL_SYSCFG_DFSDM2_DataIn2
SYSCFG_MCHDLYCR_DFSDM2D2SEL
#define
LL_SYSCFG_DFSDM1_DataIn2_PAD
(
uint32_t
)
(
(
SYSCFG_MCHDLYCR_DFSDM1D2SEL
<
<
16
)
|
0x00000000
)
#define
LL_SYSCFG_DFSDM1_DataIn2_DM
(
uint32_t
)
(
(
SYSCFG_MCHDLYCR_DFSDM1D2SEL
<
<
16
)
|
SYSCFG_MCHDLYCR_DFSDM1D2SEL
)
#define
LL_SYSCFG_DFSDM2_DataIn2_PAD
(
uint32_t
)
(
(
SYSCFG_MCHDLYCR_DFSDM2D2SEL
<
<
16
)
|
0x00000000
)
#define
LL_SYSCFG_DFSDM2_DataIn2_DM
(
uint32_t
)
(
(
SYSCFG_MCHDLYCR_DFSDM2D2SEL
<
<
16
)
|
SYSCFG_MCHDLYCR_DFSDM2D2SEL
)
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM1_TIM4OC2_BitstreamDistribution SYSCFG MCHDLY DFSDM1CK02SEL
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM1_TIM4OC2_CLKIN0
(
uint32_t
)
0x00000000
#define
LL_SYSCFG_DFSDM1_TIM4OC2_CLKIN2
SYSCFG_MCHDLYCR_DFSDM1CK02SEL
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM1_TIM4OC1_BitstreamDistribution SYSCFG MCHDLY DFSDM1CK13SEL
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM1_TIM4OC1_CLKIN1
(
uint32_t
)
0x00000000
#define
LL_SYSCFG_DFSDM1_TIM4OC1_CLKIN3
SYSCFG_MCHDLYCR_DFSDM1CK13SEL
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM1_CLKIN_SourceSelection SYSCFG MCHDLY DFSDMCFG
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM1_CKIN_PAD
(
uint32_t
)
0x00000000
#define
LL_SYSCFG_DFSDM1_CKIN_DM
SYSCFG_MCHDLYCR_DFSDM1CFG
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM1_CLKOUT_SourceSelection SYSCFG MCHDLY DFSDM1CKOSEL
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM1_CKOUT
(
uint32_t
)
0x00000000
#define
LL_SYSCFG_DFSDM1_CKOUT_M27
SYSCFG_MCHDLYCR_DFSDM1CKOSEL
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM2_DataIn4_SourceSelection SYSCFG MCHDLY DFSDM2D4SEL
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM2_DataIn4_PAD
(
uint32_t
)
0x00000000
#define
LL_SYSCFG_DFSDM2_DataIn4_DM
SYSCFG_MCHDLYCR_DFSDM2D4SEL
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM2_DataIn6_SourceSelection SYSCFG MCHDLY DFSDM2D6SEL
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM2_DataIn6_PAD
(
uint32_t
)
0x00000000
#define
LL_SYSCFG_DFSDM2_DataIn6_DM
SYSCFG_MCHDLYCR_DFSDM2D6SEL
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM2_TIM3OC4_BitstreamDistribution SYSCFG MCHDLY DFSDM2CK04SEL
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM2_TIM3OC4_CLKIN0
(
uint32_t
)
0x00000000
#define
LL_SYSCFG_DFSDM2_TIM3OC4_CLKIN4
SYSCFG_MCHDLYCR_DFSDM2CK04SEL
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM2_TIM3OC3_BitstreamDistribution SYSCFG MCHDLY DFSDM2CK15SEL
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM2_TIM3OC3_CLKIN1
(
uint32_t
)
0x00000000
#define
LL_SYSCFG_DFSDM2_TIM3OC3_CLKIN5
SYSCFG_MCHDLYCR_DFSDM2CK15SEL
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM2_TIM3OC2_BitstreamDistribution SYSCFG MCHDLY DFSDM2CK26SEL
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM2_TIM3OC2_CLKIN2
(
uint32_t
)
0x00000000
#define
LL_SYSCFG_DFSDM2_TIM3OC2_CLKIN6
SYSCFG_MCHDLYCR_DFSDM2CK26SEL
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM2_TIM3OC1_BitstreamDistribution SYSCFG MCHDLY DFSDM2CK37SEL
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM2_TIM3OC1_CLKIN3
(
uint32_t
)
0x00000000
#define
LL_SYSCFG_DFSDM2_TIM3OC1_CLKIN7
SYSCFG_MCHDLYCR_DFSDM2CK37SEL
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM2_CLKIN_SourceSelection SYSCFG MCHDLY DFSDM2CFG
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM2_CKIN_PAD
(
uint32_t
)
0x00000000
#define
LL_SYSCFG_DFSDM2_CKIN_DM
SYSCFG_MCHDLYCR_DFSDM2CFG
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_DFSDM2_CLKOUT_SourceSelection SYSCFG MCHDLY DFSDM2CKOSEL
* @{
*/
/* ... */
#define
LL_SYSCFG_DFSDM2_CKOUT
(
uint32_t
)
0x00000000
#define
LL_SYSCFG_DFSDM2_CKOUT_M27
SYSCFG_MCHDLYCR_DFSDM2CKOSEL
40 defines
/**
* @}
*/
/* ... */
/* ... */
#endif
/* SYSCFG_MCHDLYCR_BSCKSEL */
/** @defgroup SYSTEM_LL_EC_TRACE DBGMCU TRACE Pin Assignment
* @{
*/
/* ... */
#define
LL_DBGMCU_TRACE_NONE
0x00000000U
/*!< TRACE pins not assigned (default state) */
#define
LL_DBGMCU_TRACE_ASYNCH
DBGMCU_CR_TRACE_IOEN
/*!< TRACE pin assignment for Asynchronous Mode */
#define
LL_DBGMCU_TRACE_SYNCH_SIZE1
(
DBGMCU_CR_TRACE_IOEN
|
DBGMCU_CR_TRACE_MODE_0
)
/*!< TRACE pin assignment for Synchronous Mode with a TRACEDATA size of 1 */
#define
LL_DBGMCU_TRACE_SYNCH_SIZE2
(
DBGMCU_CR_TRACE_IOEN
|
DBGMCU_CR_TRACE_MODE_1
)
/*!< TRACE pin assignment for Synchronous Mode with a TRACEDATA size of 2 */
#define
LL_DBGMCU_TRACE_SYNCH_SIZE4
(
DBGMCU_CR_TRACE_IOEN
|
DBGMCU_CR_TRACE_MODE
)
/*!< TRACE pin assignment for Synchronous Mode with a TRACEDATA size of 4 */
5 defines
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_EC_APB1_GRP1_STOP_IP DBGMCU APB1 GRP1 STOP IP
* @{
*/
/* ... */
#if
defined
(
DBGMCU_APB1_FZ_DBG_TIM2_STOP
)
#define
LL_DBGMCU_APB1_GRP1_TIM2_STOP
DBGMCU_APB1_FZ_DBG_TIM2_STOP
/*!< TIM2 counter stopped when core is halted */
#endif
/* DBGMCU_APB1_FZ_DBG_TIM2_STOP */
#if
defined
(
DBGMCU_APB1_FZ_DBG_TIM3_STOP
)
#define
LL_DBGMCU_APB1_GRP1_TIM3_STOP
DBGMCU_APB1_FZ_DBG_TIM3_STOP
/*!< TIM3 counter stopped when core is halted */
#endif
/* DBGMCU_APB1_FZ_DBG_TIM3_STOP */
#if
defined
(
DBGMCU_APB1_FZ_DBG_TIM4_STOP
)
#define
LL_DBGMCU_APB1_GRP1_TIM4_STOP
DBGMCU_APB1_FZ_DBG_TIM4_STOP
/*!< TIM4 counter stopped when core is halted */
#endif
/* DBGMCU_APB1_FZ_DBG_TIM4_STOP */
#define
LL_DBGMCU_APB1_GRP1_TIM5_STOP
DBGMCU_APB1_FZ_DBG_TIM5_STOP
/*!< TIM5 counter stopped when core is halted */
#if
defined
(
DBGMCU_APB1_FZ_DBG_TIM6_STOP
)
#define
LL_DBGMCU_APB1_GRP1_TIM6_STOP
DBGMCU_APB1_FZ_DBG_TIM6_STOP
/*!< TIM6 counter stopped when core is halted */
#endif
/* DBGMCU_APB1_FZ_DBG_TIM6_STOP */
#if
defined
(
DBGMCU_APB1_FZ_DBG_TIM7_STOP
)
#define
LL_DBGMCU_APB1_GRP1_TIM7_STOP
DBGMCU_APB1_FZ_DBG_TIM7_STOP
/*!< TIM7 counter stopped when core is halted */
#endif
/* DBGMCU_APB1_FZ_DBG_TIM7_STOP */
#if
defined
(
DBGMCU_APB1_FZ_DBG_TIM12_STOP
)
#define
LL_DBGMCU_APB1_GRP1_TIM12_STOP
DBGMCU_APB1_FZ_DBG_TIM12_STOP
/*!< TIM12 counter stopped when core is halted */
#endif
/* DBGMCU_APB1_FZ_DBG_TIM12_STOP */
#if
defined
(
DBGMCU_APB1_FZ_DBG_TIM13_STOP
)
#define
LL_DBGMCU_APB1_GRP1_TIM13_STOP
DBGMCU_APB1_FZ_DBG_TIM13_STOP
/*!< TIM13 counter stopped when core is halted */
#endif
/* DBGMCU_APB1_FZ_DBG_TIM13_STOP */
#if
defined
(
DBGMCU_APB1_FZ_DBG_TIM14_STOP
)
#define
LL_DBGMCU_APB1_GRP1_TIM14_STOP
DBGMCU_APB1_FZ_DBG_TIM14_STOP
/*!< TIM14 counter stopped when core is halted */
#endif
/* DBGMCU_APB1_FZ_DBG_TIM14_STOP */
#if
defined
(
DBGMCU_APB1_FZ_DBG_LPTIM_STOP
)
#define
LL_DBGMCU_APB1_GRP1_LPTIM_STOP
DBGMCU_APB1_FZ_DBG_LPTIM_STOP
/*!< LPTIM counter stopped when core is halted */
#endif
/* DBGMCU_APB1_FZ_DBG_LPTIM_STOP */
#define
LL_DBGMCU_APB1_GRP1_RTC_STOP
DBGMCU_APB1_FZ_DBG_RTC_STOP
/*!< RTC counter stopped when core is halted */
#define
LL_DBGMCU_APB1_GRP1_WWDG_STOP
DBGMCU_APB1_FZ_DBG_WWDG_STOP
/*!< Debug Window Watchdog stopped when Core is halted */
#define
LL_DBGMCU_APB1_GRP1_IWDG_STOP
DBGMCU_APB1_FZ_DBG_IWDG_STOP
/*!< Debug Independent Watchdog stopped when Core is halted */
#define
LL_DBGMCU_APB1_GRP1_I2C1_STOP
DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT
/*!< I2C1 SMBUS timeout mode stopped when Core is halted */
#define
LL_DBGMCU_APB1_GRP1_I2C2_STOP
DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT
/*!< I2C2 SMBUS timeout mode stopped when Core is halted */
5 defines
#if
defined
(
DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT
)
#define
LL_DBGMCU_APB1_GRP1_I2C3_STOP
DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT
/*!< I2C3 SMBUS timeout mode stopped when Core is halted */
#endif
/* DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT */
#if
defined
(
DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT
)
#define
LL_DBGMCU_APB1_GRP1_I2C4_STOP
DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT
/*!< I2C4 SMBUS timeout mode stopped when Core is halted */
#endif
/* DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT */
#if
defined
(
DBGMCU_APB1_FZ_DBG_CAN1_STOP
)
#define
LL_DBGMCU_APB1_GRP1_CAN1_STOP
DBGMCU_APB1_FZ_DBG_CAN1_STOP
/*!< CAN1 debug stopped when Core is halted */
#endif
/* DBGMCU_APB1_FZ_DBG_CAN1_STOP */
#if
defined
(
DBGMCU_APB1_FZ_DBG_CAN2_STOP
)
#define
LL_DBGMCU_APB1_GRP1_CAN2_STOP
DBGMCU_APB1_FZ_DBG_CAN2_STOP
/*!< CAN2 debug stopped when Core is halted */
#endif
/* DBGMCU_APB1_FZ_DBG_CAN2_STOP */
#if
defined
(
DBGMCU_APB1_FZ_DBG_CAN3_STOP
)
#define
LL_DBGMCU_APB1_GRP1_CAN3_STOP
DBGMCU_APB1_FZ_DBG_CAN3_STOP
/*!< CAN3 debug stopped when Core is halted */
#endif
/* DBGMCU_APB1_FZ_DBG_CAN3_STOP */
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_EC_APB2_GRP1_STOP_IP DBGMCU APB2 GRP1 STOP IP
* @{
*/
/* ... */
#define
LL_DBGMCU_APB2_GRP1_TIM1_STOP
DBGMCU_APB2_FZ_DBG_TIM1_STOP
/*!< TIM1 counter stopped when core is halted */
#if
defined
(
DBGMCU_APB2_FZ_DBG_TIM8_STOP
)
#define
LL_DBGMCU_APB2_GRP1_TIM8_STOP
DBGMCU_APB2_FZ_DBG_TIM8_STOP
/*!< TIM8 counter stopped when core is halted */
#endif
/* DBGMCU_APB2_FZ_DBG_TIM8_STOP */
#define
LL_DBGMCU_APB2_GRP1_TIM9_STOP
DBGMCU_APB2_FZ_DBG_TIM9_STOP
/*!< TIM9 counter stopped when core is halted */
#if
defined
(
DBGMCU_APB2_FZ_DBG_TIM10_STOP
)
#define
LL_DBGMCU_APB2_GRP1_TIM10_STOP
DBGMCU_APB2_FZ_DBG_TIM10_STOP
/*!< TIM10 counter stopped when core is halted */
#endif
/* DBGMCU_APB2_FZ_DBG_TIM10_STOP */
#define
LL_DBGMCU_APB2_GRP1_TIM11_STOP
DBGMCU_APB2_FZ_DBG_TIM11_STOP
/*!< TIM11 counter stopped when core is halted */
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_EC_LATENCY FLASH LATENCY
* @{
*/
/* ... */
#define
LL_FLASH_LATENCY_0
FLASH_ACR_LATENCY_0WS
/*!< FLASH Zero wait state */
#define
LL_FLASH_LATENCY_1
FLASH_ACR_LATENCY_1WS
/*!< FLASH One wait state */
#define
LL_FLASH_LATENCY_2
FLASH_ACR_LATENCY_2WS
/*!< FLASH Two wait states */
#define
LL_FLASH_LATENCY_3
FLASH_ACR_LATENCY_3WS
/*!< FLASH Three wait states */
#define
LL_FLASH_LATENCY_4
FLASH_ACR_LATENCY_4WS
/*!< FLASH Four wait states */
#define
LL_FLASH_LATENCY_5
FLASH_ACR_LATENCY_5WS
/*!< FLASH five wait state */
#define
LL_FLASH_LATENCY_6
FLASH_ACR_LATENCY_6WS
/*!< FLASH six wait state */
#define
LL_FLASH_LATENCY_7
FLASH_ACR_LATENCY_7WS
/*!< FLASH seven wait states */
#define
LL_FLASH_LATENCY_8
FLASH_ACR_LATENCY_8WS
/*!< FLASH eight wait states */
#define
LL_FLASH_LATENCY_9
FLASH_ACR_LATENCY_9WS
/*!< FLASH nine wait states */
#define
LL_FLASH_LATENCY_10
FLASH_ACR_LATENCY_10WS
/*!< FLASH ten wait states */
#define
LL_FLASH_LATENCY_11
FLASH_ACR_LATENCY_11WS
/*!< FLASH eleven wait states */
#define
LL_FLASH_LATENCY_12
FLASH_ACR_LATENCY_12WS
/*!< FLASH twelve wait states */
#define
LL_FLASH_LATENCY_13
FLASH_ACR_LATENCY_13WS
/*!< FLASH thirteen wait states */
#define
LL_FLASH_LATENCY_14
FLASH_ACR_LATENCY_14WS
/*!< FLASH fourteen wait states */
#define
LL_FLASH_LATENCY_15
FLASH_ACR_LATENCY_15WS
/*!< FLASH fifteen wait states */
17 defines
/**
* @}
*/
/* ... */
/**
* @}
*/
/* ... */
Exported constants
/* Exported macro ------------------------------------------------------------*/
/* Exported functions --------------------------------------------------------*/
/** @defgroup SYSTEM_LL_Exported_Functions SYSTEM Exported Functions
* @{
*/
/* ... */
/** @defgroup SYSTEM_LL_EF_SYSCFG SYSCFG
* @{
*/
/* ... */
/**
* @brief Set memory mapping at address 0x00000000
* @rmtoll SYSCFG_MEMRMP MEM_MODE LL_SYSCFG_SetRemapMemory
* @param Memory This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_REMAP_FLASH
* @arg @ref LL_SYSCFG_REMAP_SYSTEMFLASH
* @arg @ref LL_SYSCFG_REMAP_SRAM
* @arg @ref LL_SYSCFG_REMAP_FSMC (*)
* @arg @ref LL_SYSCFG_REMAP_FMC (*)
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_SetRemapMemory
(
uint32_t
Memory
)
{
MODIFY_REG
(
SYSCFG
->
MEMRMP
,
SYSCFG_MEMRMP_MEM_MODE
,
Memory
)
;
}
{ ... }
/**
* @brief Get memory mapping at address 0x00000000
* @rmtoll SYSCFG_MEMRMP MEM_MODE LL_SYSCFG_GetRemapMemory
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_REMAP_FLASH
* @arg @ref LL_SYSCFG_REMAP_SYSTEMFLASH
* @arg @ref LL_SYSCFG_REMAP_SRAM
* @arg @ref LL_SYSCFG_REMAP_FSMC (*)
* @arg @ref LL_SYSCFG_REMAP_FMC (*)
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_GetRemapMemory
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MEMRMP
,
SYSCFG_MEMRMP_MEM_MODE
)
)
;
}
{ ... }
#if
defined
(
SYSCFG_MEMRMP_SWP_FMC
)
/**
* @brief Enables the FMC Memory Mapping Swapping
* @rmtoll SYSCFG_MEMRMP SWP_FMC LL_SYSCFG_EnableFMCMemorySwapping
* @note SDRAM is accessible at 0x60000000 and NOR/RAM
* is accessible at 0xC0000000
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_EnableFMCMemorySwapping
(
void
)
{
SET_BIT
(
SYSCFG
->
MEMRMP
,
SYSCFG_MEMRMP_SWP_FMC_0
)
;
}
LL_SYSCFG_EnableFMCMemorySwapping (void) { ... }
/**
* @brief Disables the FMC Memory Mapping Swapping
* @rmtoll SYSCFG_MEMRMP SWP_FMC LL_SYSCFG_DisableFMCMemorySwapping
* @note SDRAM is accessible at 0xC0000000 (default mapping)
* and NOR/RAM is accessible at 0x60000000 (default mapping)
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DisableFMCMemorySwapping
(
void
)
{
CLEAR_BIT
(
SYSCFG
->
MEMRMP
,
SYSCFG_MEMRMP_SWP_FMC
)
;
}
LL_SYSCFG_DisableFMCMemorySwapping (void) { ... }
/* ... */
#endif
/* SYSCFG_MEMRMP_SWP_FMC */
/**
* @brief Enables the Compensation cell Power Down
* @rmtoll SYSCFG_CMPCR CMP_PD LL_SYSCFG_EnableCompensationCell
* @note The I/O compensation cell can be used only when the device supply
* voltage ranges from 2.4 to 3.6 V
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_EnableCompensationCell
(
void
)
{
SET_BIT
(
SYSCFG
->
CMPCR
,
SYSCFG_CMPCR_CMP_PD
)
;
}
{ ... }
/**
* @brief Disables the Compensation cell Power Down
* @rmtoll SYSCFG_CMPCR CMP_PD LL_SYSCFG_DisableCompensationCell
* @note The I/O compensation cell can be used only when the device supply
* voltage ranges from 2.4 to 3.6 V
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DisableCompensationCell
(
void
)
{
CLEAR_BIT
(
SYSCFG
->
CMPCR
,
SYSCFG_CMPCR_CMP_PD
)
;
}
{ ... }
/**
* @brief Get Compensation Cell ready Flag
* @rmtoll SYSCFG_CMPCR READY LL_SYSCFG_IsActiveFlag_CMPCR
* @retval State of bit (1 or 0).
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_IsActiveFlag_CMPCR
(
void
)
{
return
(
READ_BIT
(
SYSCFG
->
CMPCR
,
SYSCFG_CMPCR_READY
)
==
(
SYSCFG_CMPCR_READY
)
)
;
}
{ ... }
#if
defined
(
SYSCFG_PMC_MII_RMII_SEL
)
/**
* @brief Select Ethernet PHY interface
* @rmtoll SYSCFG_PMC MII_RMII_SEL LL_SYSCFG_SetPHYInterface
* @param Interface This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_PMC_ETHMII
* @arg @ref LL_SYSCFG_PMC_ETHRMII
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_SetPHYInterface
(
uint32_t
Interface
)
{
MODIFY_REG
(
SYSCFG
->
PMC
,
SYSCFG_PMC_MII_RMII_SEL
,
Interface
)
;
}
LL_SYSCFG_SetPHYInterface (uint32_t Interface) { ... }
/**
* @brief Get Ethernet PHY interface
* @rmtoll SYSCFG_PMC MII_RMII_SEL LL_SYSCFG_GetPHYInterface
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_PMC_ETHMII
* @arg @ref LL_SYSCFG_PMC_ETHRMII
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_GetPHYInterface
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
PMC
,
SYSCFG_PMC_MII_RMII_SEL
)
)
;
}
LL_SYSCFG_GetPHYInterface (void) { ... }
/* ... */
#endif
/* SYSCFG_PMC_MII_RMII_SEL */
#if
defined
(
SYSCFG_MEMRMP_UFB_MODE
)
/**
* @brief Select Flash bank mode (Bank flashed at 0x08000000)
* @rmtoll SYSCFG_MEMRMP UFB_MODE LL_SYSCFG_SetFlashBankMode
* @param Bank This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_BANKMODE_BANK1
* @arg @ref LL_SYSCFG_BANKMODE_BANK2
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_SetFlashBankMode
(
uint32_t
Bank
)
{
MODIFY_REG
(
SYSCFG
->
MEMRMP
,
SYSCFG_MEMRMP_UFB_MODE
,
Bank
)
;
}
LL_SYSCFG_SetFlashBankMode (uint32_t Bank) { ... }
/**
* @brief Get Flash bank mode (Bank flashed at 0x08000000)
* @rmtoll SYSCFG_MEMRMP UFB_MODE LL_SYSCFG_GetFlashBankMode
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_BANKMODE_BANK1
* @arg @ref LL_SYSCFG_BANKMODE_BANK2
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_GetFlashBankMode
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MEMRMP
,
SYSCFG_MEMRMP_UFB_MODE
)
)
;
}
LL_SYSCFG_GetFlashBankMode (void) { ... }
/* ... */
#endif
/* SYSCFG_MEMRMP_UFB_MODE */
#if
defined
(
SYSCFG_CFGR_FMPI2C1_SCL
)
/**
* @brief Enable the I2C fast mode plus driving capability.
* @rmtoll SYSCFG_CFGR FMPI2C1_SCL LL_SYSCFG_EnableFastModePlus\n
* SYSCFG_CFGR FMPI2C1_SDA LL_SYSCFG_EnableFastModePlus
* @param ConfigFastModePlus This parameter can be a combination of the following values:
* @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_SCL
* @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_SDA
* (*) value not defined in all devices
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_EnableFastModePlus
(
uint32_t
ConfigFastModePlus
)
{
SET_BIT
(
SYSCFG
->
CFGR
,
ConfigFastModePlus
)
;
}
{ ... }
/**
* @brief Disable the I2C fast mode plus driving capability.
* @rmtoll SYSCFG_CFGR FMPI2C1_SCL LL_SYSCFG_DisableFastModePlus\n
* SYSCFG_CFGR FMPI2C1_SDA LL_SYSCFG_DisableFastModePlus\n
* @param ConfigFastModePlus This parameter can be a combination of the following values:
* @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_SCL
* @arg @ref LL_SYSCFG_I2C_FASTMODEPLUS_SDA
* (*) value not defined in all devices
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DisableFastModePlus
(
uint32_t
ConfigFastModePlus
)
{
CLEAR_BIT
(
SYSCFG
->
CFGR
,
ConfigFastModePlus
)
;
}
{ ... }
#endif
/* ... */
/* SYSCFG_CFGR_FMPI2C1_SCL */
/**
* @brief Configure source input for the EXTI external interrupt.
* @rmtoll SYSCFG_EXTICR1 EXTIx LL_SYSCFG_SetEXTISource\n
* SYSCFG_EXTICR2 EXTIx LL_SYSCFG_SetEXTISource\n
* SYSCFG_EXTICR3 EXTIx LL_SYSCFG_SetEXTISource\n
* SYSCFG_EXTICR4 EXTIx LL_SYSCFG_SetEXTISource
* @param Port This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_EXTI_PORTA
* @arg @ref LL_SYSCFG_EXTI_PORTB
* @arg @ref LL_SYSCFG_EXTI_PORTC
* @arg @ref LL_SYSCFG_EXTI_PORTD
* @arg @ref LL_SYSCFG_EXTI_PORTE
* @arg @ref LL_SYSCFG_EXTI_PORTF (*)
* @arg @ref LL_SYSCFG_EXTI_PORTG (*)
* @arg @ref LL_SYSCFG_EXTI_PORTH
*
* (*) value not defined in all devices
* @param Line This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_EXTI_LINE0
* @arg @ref LL_SYSCFG_EXTI_LINE1
* @arg @ref LL_SYSCFG_EXTI_LINE2
* @arg @ref LL_SYSCFG_EXTI_LINE3
* @arg @ref LL_SYSCFG_EXTI_LINE4
* @arg @ref LL_SYSCFG_EXTI_LINE5
* @arg @ref LL_SYSCFG_EXTI_LINE6
* @arg @ref LL_SYSCFG_EXTI_LINE7
* @arg @ref LL_SYSCFG_EXTI_LINE8
* @arg @ref LL_SYSCFG_EXTI_LINE9
* @arg @ref LL_SYSCFG_EXTI_LINE10
* @arg @ref LL_SYSCFG_EXTI_LINE11
* @arg @ref LL_SYSCFG_EXTI_LINE12
* @arg @ref LL_SYSCFG_EXTI_LINE13
* @arg @ref LL_SYSCFG_EXTI_LINE14
* @arg @ref LL_SYSCFG_EXTI_LINE15
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_SetEXTISource
(
uint32_t
Port
,
uint32_t
Line
)
{
MODIFY_REG
(
SYSCFG
->
EXTICR
[
Line
&
0xFF
]
,
(
Line
>
>
16
)
,
Port
<
<
POSITION_VAL
(
(
Line
>
>
16
)
)
)
;
}
{ ... }
/**
* @brief Get the configured defined for specific EXTI Line
* @rmtoll SYSCFG_EXTICR1 EXTIx LL_SYSCFG_GetEXTISource\n
* SYSCFG_EXTICR2 EXTIx LL_SYSCFG_GetEXTISource\n
* SYSCFG_EXTICR3 EXTIx LL_SYSCFG_GetEXTISource\n
* SYSCFG_EXTICR4 EXTIx LL_SYSCFG_GetEXTISource
* @param Line This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_EXTI_LINE0
* @arg @ref LL_SYSCFG_EXTI_LINE1
* @arg @ref LL_SYSCFG_EXTI_LINE2
* @arg @ref LL_SYSCFG_EXTI_LINE3
* @arg @ref LL_SYSCFG_EXTI_LINE4
* @arg @ref LL_SYSCFG_EXTI_LINE5
* @arg @ref LL_SYSCFG_EXTI_LINE6
* @arg @ref LL_SYSCFG_EXTI_LINE7
* @arg @ref LL_SYSCFG_EXTI_LINE8
* @arg @ref LL_SYSCFG_EXTI_LINE9
* @arg @ref LL_SYSCFG_EXTI_LINE10
* @arg @ref LL_SYSCFG_EXTI_LINE11
* @arg @ref LL_SYSCFG_EXTI_LINE12
* @arg @ref LL_SYSCFG_EXTI_LINE13
* @arg @ref LL_SYSCFG_EXTI_LINE14
* @arg @ref LL_SYSCFG_EXTI_LINE15
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_EXTI_PORTA
* @arg @ref LL_SYSCFG_EXTI_PORTB
* @arg @ref LL_SYSCFG_EXTI_PORTC
* @arg @ref LL_SYSCFG_EXTI_PORTD
* @arg @ref LL_SYSCFG_EXTI_PORTE
* @arg @ref LL_SYSCFG_EXTI_PORTF (*)
* @arg @ref LL_SYSCFG_EXTI_PORTG (*)
* @arg @ref LL_SYSCFG_EXTI_PORTH
* (*) value not defined in all devices
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_GetEXTISource
(
uint32_t
Line
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
EXTICR
[
Line
&
0xFF
]
,
(
Line
>
>
16
)
)
>
>
POSITION_VAL
(
Line
>
>
16
)
)
;
}
{ ... }
#if
defined
(
SYSCFG_CFGR2_LOCKUP_LOCK
)
/**
* @brief Set connections to TIM1/8 break inputs
* @rmtoll SYSCFG_CFGR2 LockUp Lock LL_SYSCFG_SetTIMBreakInputs \n
* SYSCFG_CFGR2 PVD Lock LL_SYSCFG_SetTIMBreakInputs
* @param Break This parameter can be a combination of the following values:
* @arg @ref LL_SYSCFG_TIMBREAK_LOCKUP
* @arg @ref LL_SYSCFG_TIMBREAK_PVD
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_SetTIMBreakInputs
(
uint32_t
Break
)
{
MODIFY_REG
(
SYSCFG
->
CFGR2
,
SYSCFG_CFGR2_LOCKUP_LOCK
|
SYSCFG_CFGR2_PVD_LOCK
,
Break
)
;
}
{ ... }
/**
* @brief Get connections to TIM1/8 Break inputs
* @rmtoll SYSCFG_CFGR2 LockUp Lock LL_SYSCFG_SetTIMBreakInputs \n
* SYSCFG_CFGR2 PVD Lock LL_SYSCFG_SetTIMBreakInputs
* @retval Returned value can be can be a combination of the following values:
* @arg @ref LL_SYSCFG_TIMBREAK_LOCKUP
* @arg @ref LL_SYSCFG_TIMBREAK_PVD
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_GetTIMBreakInputs
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
CFGR2
,
SYSCFG_CFGR2_LOCKUP_LOCK
|
SYSCFG_CFGR2_PVD_LOCK
)
)
;
}
{ ... }
#endif
/* ... */
/* SYSCFG_CFGR2_LOCKUP_LOCK */
#if
defined
(
SYSCFG_MCHDLYCR_BSCKSEL
)
/**
* @brief Select the DFSDM2 or TIM2_OC1 as clock source for the bitstream clock.
* @rmtoll SYSCFG_MCHDLYCR BSCKSEL LL_SYSCFG_DFSDM_SetBitstreamClockSourceSelection
* @param ClockSource This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_BITSTREAM_CLOCK_DFSDM2
* @arg @ref LL_SYSCFG_BITSTREAM_CLOCK_TIM2OC1
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM_SetBitstreamClockSourceSelection
(
uint32_t
ClockSource
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_BSCKSEL
,
ClockSource
)
;
}
LL_SYSCFG_DFSDM_SetBitstreamClockSourceSelection (uint32_t ClockSource) { ... }
/**
* @brief Get the DFSDM2 or TIM2_OC1 as clock source for the bitstream clock.
* @rmtoll SYSCFG_MCHDLYCR BSCKSEL LL_SYSCFG_DFSDM_GetBitstreamClockSourceSelection
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_BITSTREAM_CLOCK_DFSDM2
* @arg @ref LL_SYSCFG_BITSTREAM_CLOCK_TIM2OC1
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM_GetBitstreamClockSourceSelection
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_BSCKSEL
)
)
;
}
LL_SYSCFG_DFSDM_GetBitstreamClockSourceSelection (void) { ... }
/**
* @brief Enables the DFSDM1 or DFSDM2 Delay clock
* @rmtoll SYSCFG_MCHDLYCR MCHDLYEN LL_SYSCFG_DFSDM_EnableDelayClock
* @param MCHDLY This parameter can be one of the following values
* @arg @ref LL_SYSCFG_DFSDM1_MCHDLYEN
* @arg @ref LL_SYSCFG_DFSDM2_MCHDLYEN
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM_EnableDelayClock
(
uint32_t
MCHDLY
)
{
SET_BIT
(
SYSCFG
->
MCHDLYCR
,
MCHDLY
)
;
}
LL_SYSCFG_DFSDM_EnableDelayClock (uint32_t MCHDLY) { ... }
/**
* @brief Disables the DFSDM1 or the DFSDM2 Delay clock
* @rmtoll SYSCFG_MCHDLYCR MCHDLY1EN LL_SYSCFG_DFSDM1_DisableDelayClock
* @param MCHDLY This parameter can be one of the following values
* @arg @ref LL_SYSCFG_DFSDM1_MCHDLYEN
* @arg @ref LL_SYSCFG_DFSDM2_MCHDLYEN
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM_DisableDelayClock
(
uint32_t
MCHDLY
)
{
CLEAR_BIT
(
SYSCFG
->
MCHDLYCR
,
MCHDLY
)
;
}
LL_SYSCFG_DFSDM_DisableDelayClock (uint32_t MCHDLY) { ... }
/**
* @brief Select the source for DFSDM1 or DFSDM2 DatIn0
* @rmtoll SYSCFG_MCHDLYCR DFSDMD0SEL LL_SYSCFG_DFSDM_SetDataIn0Source
* @param Source This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM1_DataIn0_PAD
* @arg @ref LL_SYSCFG_DFSDM1_DataIn0_DM
* @arg @ref LL_SYSCFG_DFSDM2_DataIn0_PAD
* @arg @ref LL_SYSCFG_DFSDM2_DataIn0_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM_SetDataIn0Source
(
uint32_t
Source
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
(
Source
>
>
16
)
,
(
Source
&
0x0000FFFF
)
)
;
}
LL_SYSCFG_DFSDM_SetDataIn0Source (uint32_t Source) { ... }
/**
* @brief Get the source for DFSDM1 or DFSDM2 DatIn0.
* @rmtoll SYSCFG_MCHDLYCR DFSDMD0SEL LL_SYSCFG_DFSDM_GetDataIn0Source
* @param Source This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM1_DataIn0
* @arg @ref LL_SYSCFG_DFSDM2_DataIn0
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM1_DataIn0_PAD
* @arg @ref LL_SYSCFG_DFSDM1_DataIn0_DM
* @arg @ref LL_SYSCFG_DFSDM2_DataIn0_PAD
* @arg @ref LL_SYSCFG_DFSDM2_DataIn0_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM_GetDataIn0Source
(
uint32_t
Source
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
Source
)
)
;
}
LL_SYSCFG_DFSDM_GetDataIn0Source (uint32_t Source) { ... }
/**
* @brief Select the source for DFSDM1 or DFSDM2 DatIn2
* @rmtoll SYSCFG_MCHDLYCR DFSDMD2SEL LL_SYSCFG_DFSDM_SetDataIn2Source
* @param Source This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM1_DataIn2_PAD
* @arg @ref LL_SYSCFG_DFSDM1_DataIn2_DM
* @arg @ref LL_SYSCFG_DFSDM2_DataIn2_PAD
* @arg @ref LL_SYSCFG_DFSDM2_DataIn2_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM_SetDataIn2Source
(
uint32_t
Source
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
(
Source
>
>
16
)
,
(
Source
&
0x0000FFFF
)
)
;
}
LL_SYSCFG_DFSDM_SetDataIn2Source (uint32_t Source) { ... }
/**
* @brief Get the source for DFSDM1 or DFSDM2 DatIn2.
* @rmtoll SYSCFG_MCHDLYCR DFSDMD2SEL LL_SYSCFG_DFSDM_GetDataIn2Source
* @param Source This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM1_DataIn2
* @arg @ref LL_SYSCFG_DFSDM2_DataIn2
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM1_DataIn2_PAD
* @arg @ref LL_SYSCFG_DFSDM1_DataIn2_DM
* @arg @ref LL_SYSCFG_DFSDM2_DataIn2_PAD
* @arg @ref LL_SYSCFG_DFSDM2_DataIn2_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM_GetDataIn2Source
(
uint32_t
Source
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
Source
)
)
;
}
LL_SYSCFG_DFSDM_GetDataIn2Source (uint32_t Source) { ... }
/**
* @brief Select the distribution of the bitsream lock gated by TIM4 OC2
* @rmtoll SYSCFG_MCHDLYCR DFSDM1CK02SEL LL_SYSCFG_DFSDM1_SetTIM4OC2BitStreamDistribution
* @param Source This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM1_TIM4OC2_CLKIN0
* @arg @ref LL_SYSCFG_DFSDM1_TIM4OC2_CLKIN2
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM1_SetTIM4OC2BitStreamDistribution
(
uint32_t
Source
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM1CK02SEL
,
Source
)
;
}
LL_SYSCFG_DFSDM1_SetTIM4OC2BitStreamDistribution (uint32_t Source) { ... }
/**
* @brief Get the distribution of the bitsream lock gated by TIM4 OC2
* @rmtoll SYSCFG_MCHDLYCR DFSDM1D2SEL LL_SYSCFG_DFSDM1_GetTIM4OC2BitStreamDistribution
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM1_TIM4OC2_CLKIN0
* @arg @ref LL_SYSCFG_DFSDM1_TIM4OC2_CLKIN2
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM1_GetTIM4OC2BitStreamDistribution
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM1CK02SEL
)
)
;
}
LL_SYSCFG_DFSDM1_GetTIM4OC2BitStreamDistribution (void) { ... }
/**
* @brief Select the distribution of the bitsream lock gated by TIM4 OC1
* @rmtoll SYSCFG_MCHDLYCR DFSDM1CK13SEL LL_SYSCFG_DFSDM1_SetTIM4OC1BitStreamDistribution
* @param Source This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM1_TIM4OC1_CLKIN1
* @arg @ref LL_SYSCFG_DFSDM1_TIM4OC1_CLKIN3
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM1_SetTIM4OC1BitStreamDistribution
(
uint32_t
Source
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM1CK13SEL
,
Source
)
;
}
LL_SYSCFG_DFSDM1_SetTIM4OC1BitStreamDistribution (uint32_t Source) { ... }
/**
* @brief Get the distribution of the bitsream lock gated by TIM4 OC1
* @rmtoll SYSCFG_MCHDLYCR DFSDM1D2SEL LL_SYSCFG_DFSDM1_GetTIM4OC1BitStreamDistribution
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM1_TIM4OC1_CLKIN1
* @arg @ref LL_SYSCFG_DFSDM1_TIM4OC1_CLKIN3
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM1_GetTIM4OC1BitStreamDistribution
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM1CK13SEL
)
)
;
}
LL_SYSCFG_DFSDM1_GetTIM4OC1BitStreamDistribution (void) { ... }
/**
* @brief Select the DFSDM1 Clock In
* @rmtoll SYSCFG_MCHDLYCR DFSDM1CFG LL_SYSCFG_DFSDM1_SetClockInSourceSelection
* @param ClockSource This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM1_CKIN_PAD
* @arg @ref LL_SYSCFG_DFSDM1_CKIN_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM1_SetClockInSourceSelection
(
uint32_t
ClockSource
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM1CFG
,
ClockSource
)
;
}
LL_SYSCFG_DFSDM1_SetClockInSourceSelection (uint32_t ClockSource) { ... }
/**
* @brief GET the DFSDM1 Clock In
* @rmtoll SYSCFG_MCHDLYCR DFSDM1CFG LL_SYSCFG_DFSDM1_GetClockInSourceSelection
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM1_CKIN_PAD
* @arg @ref LL_SYSCFG_DFSDM1_CKIN_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM1_GetClockInSourceSelection
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM1CFG
)
)
;
}
LL_SYSCFG_DFSDM1_GetClockInSourceSelection (void) { ... }
/**
* @brief Select the DFSDM1 Clock Out
* @rmtoll SYSCFG_MCHDLYCR DFSDM1CKOSEL LL_SYSCFG_DFSDM1_SetClockOutSourceSelection
* @param ClockSource This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM1_CKOUT
* @arg @ref LL_SYSCFG_DFSDM1_CKOUT_M27
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM1_SetClockOutSourceSelection
(
uint32_t
ClockSource
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM1CKOSEL
,
ClockSource
)
;
}
LL_SYSCFG_DFSDM1_SetClockOutSourceSelection (uint32_t ClockSource) { ... }
/**
* @brief GET the DFSDM1 Clock Out
* @rmtoll SYSCFG_MCHDLYCR DFSDM1CKOSEL LL_SYSCFG_DFSDM1_GetClockOutSourceSelection
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM1_CKOUT
* @arg @ref LL_SYSCFG_DFSDM1_CKOUT_M27
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM1_GetClockOutSourceSelection
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM1CKOSEL
)
)
;
}
LL_SYSCFG_DFSDM1_GetClockOutSourceSelection (void) { ... }
/**
* @brief Enables the DFSDM2 Delay clock
* @rmtoll SYSCFG_MCHDLYCR MCHDLY2EN LL_SYSCFG_DFSDM2_EnableDelayClock
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM2_EnableDelayClock
(
void
)
{
SET_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_MCHDLY2EN
)
;
}
LL_SYSCFG_DFSDM2_EnableDelayClock (void) { ... }
/**
* @brief Disables the DFSDM2 Delay clock
* @rmtoll SYSCFG_MCHDLYCR MCHDLY2EN LL_SYSCFG_DFSDM2_DisableDelayClock
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM2_DisableDelayClock
(
void
)
{
CLEAR_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_MCHDLY2EN
)
;
}
LL_SYSCFG_DFSDM2_DisableDelayClock (void) { ... }
/**
* @brief Select the source for DFSDM2 DatIn0
* @rmtoll SYSCFG_MCHDLYCR DFSDM2D0SEL LL_SYSCFG_DFSDM2_SetDataIn0Source
* @param Source This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_DataIn0_PAD
* @arg @ref LL_SYSCFG_DFSDM2_DataIn0_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM2_SetDataIn0Source
(
uint32_t
Source
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2D0SEL
,
Source
)
;
}
LL_SYSCFG_DFSDM2_SetDataIn0Source (uint32_t Source) { ... }
/**
* @brief Get the source for DFSDM2 DatIn0.
* @rmtoll SYSCFG_MCHDLYCR DFSDM2D0SEL LL_SYSCFG_DFSDM2_GetDataIn0Source
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_DataIn0_PAD
* @arg @ref LL_SYSCFG_DFSDM2_DataIn0_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM2_GetDataIn0Source
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2D0SEL
)
)
;
}
LL_SYSCFG_DFSDM2_GetDataIn0Source (void) { ... }
/**
* @brief Select the source for DFSDM2 DatIn2
* @rmtoll SYSCFG_MCHDLYCR DFSDM2D2SEL LL_SYSCFG_DFSDM2_SetDataIn2Source
* @param Source This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_DataIn2_PAD
* @arg @ref LL_SYSCFG_DFSDM2_DataIn2_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM2_SetDataIn2Source
(
uint32_t
Source
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2D2SEL
,
Source
)
;
}
LL_SYSCFG_DFSDM2_SetDataIn2Source (uint32_t Source) { ... }
/**
* @brief Get the source for DFSDM2 DatIn2.
* @rmtoll SYSCFG_MCHDLYCR DFSDM2D2SEL LL_SYSCFG_DFSDM2_GetDataIn2Source
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_DataIn2_PAD
* @arg @ref LL_SYSCFG_DFSDM2_DataIn2_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM2_GetDataIn2Source
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2D2SEL
)
)
;
}
LL_SYSCFG_DFSDM2_GetDataIn2Source (void) { ... }
/**
* @brief Select the source for DFSDM2 DatIn4
* @rmtoll SYSCFG_MCHDLYCR DFSDM2D4SEL LL_SYSCFG_DFSDM2_SetDataIn4Source
* @param Source This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_DataIn4_PAD
* @arg @ref LL_SYSCFG_DFSDM2_DataIn4_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM2_SetDataIn4Source
(
uint32_t
Source
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2D4SEL
,
Source
)
;
}
LL_SYSCFG_DFSDM2_SetDataIn4Source (uint32_t Source) { ... }
/**
* @brief Get the source for DFSDM2 DatIn4.
* @rmtoll SYSCFG_MCHDLYCR DFSDM2D4SEL LL_SYSCFG_DFSDM2_GetDataIn4Source
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_DataIn4_PAD
* @arg @ref LL_SYSCFG_DFSDM2_DataIn4_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM2_GetDataIn4Source
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2D4SEL
)
)
;
}
LL_SYSCFG_DFSDM2_GetDataIn4Source (void) { ... }
/**
* @brief Select the source for DFSDM2 DatIn6
* @rmtoll SYSCFG_MCHDLYCR DFSDM2D6SEL LL_SYSCFG_DFSDM2_SetDataIn6Source
* @param Source This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_DataIn6_PAD
* @arg @ref LL_SYSCFG_DFSDM2_DataIn6_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM2_SetDataIn6Source
(
uint32_t
Source
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2D6SEL
,
Source
)
;
}
LL_SYSCFG_DFSDM2_SetDataIn6Source (uint32_t Source) { ... }
/**
* @brief Get the source for DFSDM2 DatIn6.
* @rmtoll SYSCFG_MCHDLYCR DFSDM2D6SEL LL_SYSCFG_DFSDM2_GetDataIn6Source
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_DataIn6_PAD
* @arg @ref LL_SYSCFG_DFSDM2_DataIn6_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM2_GetDataIn6Source
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2D6SEL
)
)
;
}
LL_SYSCFG_DFSDM2_GetDataIn6Source (void) { ... }
/**
* @brief Select the distribution of the bitsream lock gated by TIM3 OC4
* @rmtoll SYSCFG_MCHDLYCR DFSDM2CK04SEL LL_SYSCFG_DFSDM2_SetTIM3OC4BitStreamDistribution
* @param Source This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC4_CLKIN0
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC4_CLKIN4
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM2_SetTIM3OC4BitStreamDistribution
(
uint32_t
Source
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2CK04SEL
,
Source
)
;
}
LL_SYSCFG_DFSDM2_SetTIM3OC4BitStreamDistribution (uint32_t Source) { ... }
/**
* @brief Get the distribution of the bitsream lock gated by TIM3 OC4
* @rmtoll SYSCFG_MCHDLYCR DFSDM2CK04SEL LL_SYSCFG_DFSDM2_GetTIM3OC4BitStreamDistribution
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC4_CLKIN0
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC4_CLKIN4
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM2_GetTIM3OC4BitStreamDistribution
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2CK04SEL
)
)
;
}
LL_SYSCFG_DFSDM2_GetTIM3OC4BitStreamDistribution (void) { ... }
/**
* @brief Select the distribution of the bitsream lock gated by TIM3 OC3
* @rmtoll SYSCFG_MCHDLYCR DFSDM2CK15SEL LL_SYSCFG_DFSDM2_SetTIM3OC3BitStreamDistribution
* @param Source This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC3_CLKIN1
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC3_CLKIN5
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM2_SetTIM3OC3BitStreamDistribution
(
uint32_t
Source
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2CK15SEL
,
Source
)
;
}
LL_SYSCFG_DFSDM2_SetTIM3OC3BitStreamDistribution (uint32_t Source) { ... }
/**
* @brief Get the distribution of the bitsream lock gated by TIM3 OC4
* @rmtoll SYSCFG_MCHDLYCR DFSDM2CK04SEL LL_SYSCFG_DFSDM2_GetTIM3OC3BitStreamDistribution
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC3_CLKIN1
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC3_CLKIN5
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM2_GetTIM3OC3BitStreamDistribution
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2CK15SEL
)
)
;
}
LL_SYSCFG_DFSDM2_GetTIM3OC3BitStreamDistribution (void) { ... }
/**
* @brief Select the distribution of the bitsream lock gated by TIM3 OC2
* @rmtoll SYSCFG_MCHDLYCR DFSDM2CK26SEL LL_SYSCFG_DFSDM2_SetTIM3OC2BitStreamDistribution
* @param Source This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC2_CLKIN2
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC2_CLKIN6
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM2_SetTIM3OC2BitStreamDistribution
(
uint32_t
Source
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2CK26SEL
,
Source
)
;
}
LL_SYSCFG_DFSDM2_SetTIM3OC2BitStreamDistribution (uint32_t Source) { ... }
/**
* @brief Get the distribution of the bitsream lock gated by TIM3 OC2
* @rmtoll SYSCFG_MCHDLYCR DFSDM2CK04SEL LL_SYSCFG_DFSDM2_GetTIM3OC2BitStreamDistribution
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC2_CLKIN2
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC2_CLKIN6
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM2_GetTIM3OC2BitStreamDistribution
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2CK26SEL
)
)
;
}
LL_SYSCFG_DFSDM2_GetTIM3OC2BitStreamDistribution (void) { ... }
/**
* @brief Select the distribution of the bitsream lock gated by TIM3 OC1
* @rmtoll SYSCFG_MCHDLYCR DFSDM2CK37SEL LL_SYSCFG_DFSDM2_SetTIM3OC1BitStreamDistribution
* @param Source This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC1_CLKIN3
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC1_CLKIN7
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM2_SetTIM3OC1BitStreamDistribution
(
uint32_t
Source
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2CK37SEL
,
Source
)
;
}
LL_SYSCFG_DFSDM2_SetTIM3OC1BitStreamDistribution (uint32_t Source) { ... }
/**
* @brief Get the distribution of the bitsream lock gated by TIM3 OC1
* @rmtoll SYSCFG_MCHDLYCR DFSDM2CK37SEL LL_SYSCFG_DFSDM2_GetTIM3OC1BitStreamDistribution
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC1_CLKIN3
* @arg @ref LL_SYSCFG_DFSDM2_TIM3OC1_CLKIN7
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM2_GetTIM3OC1BitStreamDistribution
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2CK37SEL
)
)
;
}
LL_SYSCFG_DFSDM2_GetTIM3OC1BitStreamDistribution (void) { ... }
/**
* @brief Select the DFSDM2 Clock In
* @rmtoll SYSCFG_MCHDLYCR DFSDM2CFG LL_SYSCFG_DFSDM2_SetClockInSourceSelection
* @param ClockSource This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_CKIN_PAD
* @arg @ref LL_SYSCFG_DFSDM2_CKIN_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM2_SetClockInSourceSelection
(
uint32_t
ClockSource
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2CFG
,
ClockSource
)
;
}
LL_SYSCFG_DFSDM2_SetClockInSourceSelection (uint32_t ClockSource) { ... }
/**
* @brief GET the DFSDM2 Clock In
* @rmtoll SYSCFG_MCHDLYCR DFSDM2CFG LL_SYSCFG_DFSDM2_GetClockInSourceSelection
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_CKIN_PAD
* @arg @ref LL_SYSCFG_DFSDM2_CKIN_DM
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM2_GetClockInSourceSelection
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2CFG
)
)
;
}
LL_SYSCFG_DFSDM2_GetClockInSourceSelection (void) { ... }
/**
* @brief Select the DFSDM2 Clock Out
* @rmtoll SYSCFG_MCHDLYCR DFSDM2CKOSEL LL_SYSCFG_DFSDM2_SetClockOutSourceSelection
* @param ClockSource This parameter can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_CKOUT
* @arg @ref LL_SYSCFG_DFSDM2_CKOUT_M27
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_SYSCFG_DFSDM2_SetClockOutSourceSelection
(
uint32_t
ClockSource
)
{
MODIFY_REG
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2CKOSEL
,
ClockSource
)
;
}
LL_SYSCFG_DFSDM2_SetClockOutSourceSelection (uint32_t ClockSource) { ... }
/**
* @brief GET the DFSDM2 Clock Out
* @rmtoll SYSCFG_MCHDLYCR DFSDM2CKOSEL LL_SYSCFG_DFSDM2_GetClockOutSourceSelection
* @retval Returned value can be one of the following values:
* @arg @ref LL_SYSCFG_DFSDM2_CKOUT
* @arg @ref LL_SYSCFG_DFSDM2_CKOUT_M27
* @retval None
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_SYSCFG_DFSDM2_GetClockOutSourceSelection
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
SYSCFG
->
MCHDLYCR
,
SYSCFG_MCHDLYCR_DFSDM2CKOSEL
)
)
;
}
LL_SYSCFG_DFSDM2_GetClockOutSourceSelection (void) { ... }
/* ... */
#endif
/* SYSCFG_MCHDLYCR_BSCKSEL */
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_EF_DBGMCU DBGMCU
* @{
*/
/* ... */
/**
* @brief Return the device identifier
* @note For STM32F405/407xx and STM32F415/417xx devices, the device ID is 0x413
* @note For STM32F42xxx and STM32F43xxx devices, the device ID is 0x419
* @note For STM32F401xx devices, the device ID is 0x423
* @note For STM32F401xx devices, the device ID is 0x433
* @note For STM32F411xx devices, the device ID is 0x431
* @note For STM32F410xx devices, the device ID is 0x458
* @note For STM32F412xx devices, the device ID is 0x441
* @note For STM32F413xx and STM32423xx devices, the device ID is 0x463
* @note For STM32F446xx devices, the device ID is 0x421
* @note For STM32F469xx and STM32F479xx devices, the device ID is 0x434
* @rmtoll DBGMCU_IDCODE DEV_ID LL_DBGMCU_GetDeviceID
* @retval Values between Min_Data=0x00 and Max_Data=0xFFF
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_DBGMCU_GetDeviceID
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
DBGMCU
->
IDCODE
,
DBGMCU_IDCODE_DEV_ID
)
)
;
}
{ ... }
/**
* @brief Return the device revision identifier
* @note This field indicates the revision of the device.
For example, it is read as RevA -> 0x1000, Cat 2 revZ -> 0x1001, rev1 -> 0x1003, rev2 ->0x1007, revY -> 0x100F for STM32F405/407xx and STM32F415/417xx devices
For example, it is read as RevA -> 0x1000, Cat 2 revY -> 0x1003, rev1 -> 0x1007, rev3 ->0x2001 for STM32F42xxx and STM32F43xxx devices
For example, it is read as RevZ -> 0x1000, Cat 2 revA -> 0x1001 for STM32F401xB/C devices
For example, it is read as RevA -> 0x1000, Cat 2 revZ -> 0x1001 for STM32F401xD/E devices
For example, it is read as RevA -> 0x1000 for STM32F411xx,STM32F413/423xx,STM32F469/423xx, STM32F446xx and STM32F410xx devices
For example, it is read as RevZ -> 0x1001, Cat 2 revB -> 0x2000, revC -> 0x3000 for STM32F412xx devices
* @rmtoll DBGMCU_IDCODE REV_ID LL_DBGMCU_GetRevisionID
* @retval Values between Min_Data=0x00 and Max_Data=0xFFFF
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_DBGMCU_GetRevisionID
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
DBGMCU
->
IDCODE
,
DBGMCU_IDCODE_REV_ID
)
>
>
DBGMCU_IDCODE_REV_ID_Pos
)
;
}
{ ... }
/**
* @brief Enable the Debug Module during SLEEP mode
* @rmtoll DBGMCU_CR DBG_SLEEP LL_DBGMCU_EnableDBGSleepMode
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_DBGMCU_EnableDBGSleepMode
(
void
)
{
SET_BIT
(
DBGMCU
->
CR
,
DBGMCU_CR_DBG_SLEEP
)
;
}
{ ... }
/**
* @brief Disable the Debug Module during SLEEP mode
* @rmtoll DBGMCU_CR DBG_SLEEP LL_DBGMCU_DisableDBGSleepMode
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_DBGMCU_DisableDBGSleepMode
(
void
)
{
CLEAR_BIT
(
DBGMCU
->
CR
,
DBGMCU_CR_DBG_SLEEP
)
;
}
{ ... }
/**
* @brief Enable the Debug Module during STOP mode
* @rmtoll DBGMCU_CR DBG_STOP LL_DBGMCU_EnableDBGStopMode
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_DBGMCU_EnableDBGStopMode
(
void
)
{
SET_BIT
(
DBGMCU
->
CR
,
DBGMCU_CR_DBG_STOP
)
;
}
{ ... }
/**
* @brief Disable the Debug Module during STOP mode
* @rmtoll DBGMCU_CR DBG_STOP LL_DBGMCU_DisableDBGStopMode
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_DBGMCU_DisableDBGStopMode
(
void
)
{
CLEAR_BIT
(
DBGMCU
->
CR
,
DBGMCU_CR_DBG_STOP
)
;
}
{ ... }
/**
* @brief Enable the Debug Module during STANDBY mode
* @rmtoll DBGMCU_CR DBG_STANDBY LL_DBGMCU_EnableDBGStandbyMode
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_DBGMCU_EnableDBGStandbyMode
(
void
)
{
SET_BIT
(
DBGMCU
->
CR
,
DBGMCU_CR_DBG_STANDBY
)
;
}
{ ... }
/**
* @brief Disable the Debug Module during STANDBY mode
* @rmtoll DBGMCU_CR DBG_STANDBY LL_DBGMCU_DisableDBGStandbyMode
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_DBGMCU_DisableDBGStandbyMode
(
void
)
{
CLEAR_BIT
(
DBGMCU
->
CR
,
DBGMCU_CR_DBG_STANDBY
)
;
}
{ ... }
/**
* @brief Set Trace pin assignment control
* @rmtoll DBGMCU_CR TRACE_IOEN LL_DBGMCU_SetTracePinAssignment\n
* DBGMCU_CR TRACE_MODE LL_DBGMCU_SetTracePinAssignment
* @param PinAssignment This parameter can be one of the following values:
* @arg @ref LL_DBGMCU_TRACE_NONE
* @arg @ref LL_DBGMCU_TRACE_ASYNCH
* @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE1
* @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE2
* @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE4
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_DBGMCU_SetTracePinAssignment
(
uint32_t
PinAssignment
)
{
MODIFY_REG
(
DBGMCU
->
CR
,
DBGMCU_CR_TRACE_IOEN
|
DBGMCU_CR_TRACE_MODE
,
PinAssignment
)
;
}
{ ... }
/**
* @brief Get Trace pin assignment control
* @rmtoll DBGMCU_CR TRACE_IOEN LL_DBGMCU_GetTracePinAssignment\n
* DBGMCU_CR TRACE_MODE LL_DBGMCU_GetTracePinAssignment
* @retval Returned value can be one of the following values:
* @arg @ref LL_DBGMCU_TRACE_NONE
* @arg @ref LL_DBGMCU_TRACE_ASYNCH
* @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE1
* @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE2
* @arg @ref LL_DBGMCU_TRACE_SYNCH_SIZE4
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_DBGMCU_GetTracePinAssignment
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
DBGMCU
->
CR
,
DBGMCU_CR_TRACE_IOEN
|
DBGMCU_CR_TRACE_MODE
)
)
;
}
{ ... }
/**
* @brief Freeze APB1 peripherals (group1 peripherals)
* @rmtoll DBGMCU_APB1_FZ DBG_TIM2_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM3_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM4_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM5_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM6_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM7_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM12_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM13_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM14_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_LPTIM_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_RTC_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_WWDG_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_IWDG_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_I2C1_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_I2C2_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_I2C3_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_I2C4_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_CAN1_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_CAN2_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph\n
* DBGMCU_APB1_FZ DBG_CAN3_STOP LL_DBGMCU_APB1_GRP1_FreezePeriph
* @param Periphs This parameter can be a combination of the following values:
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM2_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM3_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM4_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM5_STOP
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM6_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM7_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM12_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM13_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM14_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_LPTIM_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_RTC_STOP
* @arg @ref LL_DBGMCU_APB1_GRP1_WWDG_STOP
* @arg @ref LL_DBGMCU_APB1_GRP1_IWDG_STOP
* @arg @ref LL_DBGMCU_APB1_GRP1_I2C1_STOP
* @arg @ref LL_DBGMCU_APB1_GRP1_I2C2_STOP
* @arg @ref LL_DBGMCU_APB1_GRP1_I2C3_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_I2C4_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_CAN1_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_CAN2_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_CAN3_STOP (*)
*
* (*) value not defined in all devices.
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_DBGMCU_APB1_GRP1_FreezePeriph
(
uint32_t
Periphs
)
{
SET_BIT
(
DBGMCU
->
APB1FZ
,
Periphs
)
;
}
{ ... }
/**
* @brief Unfreeze APB1 peripherals (group1 peripherals)
* @rmtoll DBGMCU_APB1_FZ DBG_TIM2_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM3_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM4_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM5_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM6_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM7_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM12_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM13_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_TIM14_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_LPTIM_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_RTC_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_WWDG_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_IWDG_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_I2C1_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_I2C2_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_I2C3_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_I2C4_SMBUS_TIMEOUT LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_CAN1_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_CAN2_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph\n
* DBGMCU_APB1_FZ DBG_CAN3_STOP LL_DBGMCU_APB1_GRP1_UnFreezePeriph
* @param Periphs This parameter can be a combination of the following values:
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM2_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM3_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM4_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM5_STOP
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM6_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM7_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM12_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM13_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_TIM14_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_LPTIM_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_RTC_STOP
* @arg @ref LL_DBGMCU_APB1_GRP1_WWDG_STOP
* @arg @ref LL_DBGMCU_APB1_GRP1_IWDG_STOP
* @arg @ref LL_DBGMCU_APB1_GRP1_I2C1_STOP
* @arg @ref LL_DBGMCU_APB1_GRP1_I2C2_STOP
* @arg @ref LL_DBGMCU_APB1_GRP1_I2C3_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_I2C4_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_CAN1_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_CAN2_STOP (*)
* @arg @ref LL_DBGMCU_APB1_GRP1_CAN3_STOP (*)
*
* (*) value not defined in all devices.
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_DBGMCU_APB1_GRP1_UnFreezePeriph
(
uint32_t
Periphs
)
{
CLEAR_BIT
(
DBGMCU
->
APB1FZ
,
Periphs
)
;
}
{ ... }
/**
* @brief Freeze APB2 peripherals
* @rmtoll DBGMCU_APB2_FZ DBG_TIM1_STOP LL_DBGMCU_APB2_GRP1_FreezePeriph\n
* DBGMCU_APB2_FZ DBG_TIM8_STOP LL_DBGMCU_APB2_GRP1_FreezePeriph\n
* DBGMCU_APB2_FZ DBG_TIM9_STOP LL_DBGMCU_APB2_GRP1_FreezePeriph\n
* DBGMCU_APB2_FZ DBG_TIM10_STOP LL_DBGMCU_APB2_GRP1_FreezePeriph\n
* DBGMCU_APB2_FZ DBG_TIM11_STOP LL_DBGMCU_APB2_GRP1_FreezePeriph
* @param Periphs This parameter can be a combination of the following values:
* @arg @ref LL_DBGMCU_APB2_GRP1_TIM1_STOP
* @arg @ref LL_DBGMCU_APB2_GRP1_TIM8_STOP (*)
* @arg @ref LL_DBGMCU_APB2_GRP1_TIM9_STOP (*)
* @arg @ref LL_DBGMCU_APB2_GRP1_TIM10_STOP (*)
* @arg @ref LL_DBGMCU_APB2_GRP1_TIM11_STOP (*)
*
* (*) value not defined in all devices.
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_DBGMCU_APB2_GRP1_FreezePeriph
(
uint32_t
Periphs
)
{
SET_BIT
(
DBGMCU
->
APB2FZ
,
Periphs
)
;
}
{ ... }
/**
* @brief Unfreeze APB2 peripherals
* @rmtoll DBGMCU_APB2_FZ DBG_TIM1_STOP LL_DBGMCU_APB2_GRP1_UnFreezePeriph\n
* DBGMCU_APB2_FZ DBG_TIM8_STOP LL_DBGMCU_APB2_GRP1_UnFreezePeriph\n
* DBGMCU_APB2_FZ DBG_TIM9_STOP LL_DBGMCU_APB2_GRP1_UnFreezePeriph\n
* DBGMCU_APB2_FZ DBG_TIM10_STOP LL_DBGMCU_APB2_GRP1_UnFreezePeriph\n
* DBGMCU_APB2_FZ DBG_TIM11_STOP LL_DBGMCU_APB2_GRP1_UnFreezePeriph
* @param Periphs This parameter can be a combination of the following values:
* @arg @ref LL_DBGMCU_APB2_GRP1_TIM1_STOP
* @arg @ref LL_DBGMCU_APB2_GRP1_TIM8_STOP (*)
* @arg @ref LL_DBGMCU_APB2_GRP1_TIM9_STOP (*)
* @arg @ref LL_DBGMCU_APB2_GRP1_TIM10_STOP (*)
* @arg @ref LL_DBGMCU_APB2_GRP1_TIM11_STOP (*)
*
* (*) value not defined in all devices.
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_DBGMCU_APB2_GRP1_UnFreezePeriph
(
uint32_t
Periphs
)
{
CLEAR_BIT
(
DBGMCU
->
APB2FZ
,
Periphs
)
;
}
{ ... }
/**
* @}
*/
/* ... */
/** @defgroup SYSTEM_LL_EF_FLASH FLASH
* @{
*/
/* ... */
/**
* @brief Set FLASH Latency
* @rmtoll FLASH_ACR LATENCY LL_FLASH_SetLatency
* @param Latency This parameter can be one of the following values:
* @arg @ref LL_FLASH_LATENCY_0
* @arg @ref LL_FLASH_LATENCY_1
* @arg @ref LL_FLASH_LATENCY_2
* @arg @ref LL_FLASH_LATENCY_3
* @arg @ref LL_FLASH_LATENCY_4
* @arg @ref LL_FLASH_LATENCY_5
* @arg @ref LL_FLASH_LATENCY_6
* @arg @ref LL_FLASH_LATENCY_7
* @arg @ref LL_FLASH_LATENCY_8
* @arg @ref LL_FLASH_LATENCY_9
* @arg @ref LL_FLASH_LATENCY_10
* @arg @ref LL_FLASH_LATENCY_11
* @arg @ref LL_FLASH_LATENCY_12
* @arg @ref LL_FLASH_LATENCY_13
* @arg @ref LL_FLASH_LATENCY_14
* @arg @ref LL_FLASH_LATENCY_15
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_FLASH_SetLatency
(
uint32_t
Latency
)
{
MODIFY_REG
(
FLASH
->
ACR
,
FLASH_ACR_LATENCY
,
Latency
)
;
}
{ ... }
/**
* @brief Get FLASH Latency
* @rmtoll FLASH_ACR LATENCY LL_FLASH_GetLatency
* @retval Returned value can be one of the following values:
* @arg @ref LL_FLASH_LATENCY_0
* @arg @ref LL_FLASH_LATENCY_1
* @arg @ref LL_FLASH_LATENCY_2
* @arg @ref LL_FLASH_LATENCY_3
* @arg @ref LL_FLASH_LATENCY_4
* @arg @ref LL_FLASH_LATENCY_5
* @arg @ref LL_FLASH_LATENCY_6
* @arg @ref LL_FLASH_LATENCY_7
* @arg @ref LL_FLASH_LATENCY_8
* @arg @ref LL_FLASH_LATENCY_9
* @arg @ref LL_FLASH_LATENCY_10
* @arg @ref LL_FLASH_LATENCY_11
* @arg @ref LL_FLASH_LATENCY_12
* @arg @ref LL_FLASH_LATENCY_13
* @arg @ref LL_FLASH_LATENCY_14
* @arg @ref LL_FLASH_LATENCY_15
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_FLASH_GetLatency
(
void
)
{
return
(
uint32_t
)
(
READ_BIT
(
FLASH
->
ACR
,
FLASH_ACR_LATENCY
)
)
;
}
{ ... }
/**
* @brief Enable Prefetch
* @rmtoll FLASH_ACR PRFTEN LL_FLASH_EnablePrefetch
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_FLASH_EnablePrefetch
(
void
)
{
SET_BIT
(
FLASH
->
ACR
,
FLASH_ACR_PRFTEN
)
;
}
{ ... }
/**
* @brief Disable Prefetch
* @rmtoll FLASH_ACR PRFTEN LL_FLASH_DisablePrefetch
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_FLASH_DisablePrefetch
(
void
)
{
CLEAR_BIT
(
FLASH
->
ACR
,
FLASH_ACR_PRFTEN
)
;
}
{ ... }
/**
* @brief Check if Prefetch buffer is enabled
* @rmtoll FLASH_ACR PRFTEN LL_FLASH_IsPrefetchEnabled
* @retval State of bit (1 or 0).
*/
/* ... */
__STATIC_INLINE
uint32_t
LL_FLASH_IsPrefetchEnabled
(
void
)
{
return
(
READ_BIT
(
FLASH
->
ACR
,
FLASH_ACR_PRFTEN
)
==
(
FLASH_ACR_PRFTEN
)
)
;
}
{ ... }
/**
* @brief Enable Instruction cache
* @rmtoll FLASH_ACR ICEN LL_FLASH_EnableInstCache
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_FLASH_EnableInstCache
(
void
)
{
SET_BIT
(
FLASH
->
ACR
,
FLASH_ACR_ICEN
)
;
}
{ ... }
/**
* @brief Disable Instruction cache
* @rmtoll FLASH_ACR ICEN LL_FLASH_DisableInstCache
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_FLASH_DisableInstCache
(
void
)
{
CLEAR_BIT
(
FLASH
->
ACR
,
FLASH_ACR_ICEN
)
;
}
{ ... }
/**
* @brief Enable Data cache
* @rmtoll FLASH_ACR DCEN LL_FLASH_EnableDataCache
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_FLASH_EnableDataCache
(
void
)
{
SET_BIT
(
FLASH
->
ACR
,
FLASH_ACR_DCEN
)
;
}
{ ... }
/**
* @brief Disable Data cache
* @rmtoll FLASH_ACR DCEN LL_FLASH_DisableDataCache
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_FLASH_DisableDataCache
(
void
)
{
CLEAR_BIT
(
FLASH
->
ACR
,
FLASH_ACR_DCEN
)
;
}
{ ... }
/**
* @brief Enable Instruction cache reset
* @note bit can be written only when the instruction cache is disabled
* @rmtoll FLASH_ACR ICRST LL_FLASH_EnableInstCacheReset
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_FLASH_EnableInstCacheReset
(
void
)
{
SET_BIT
(
FLASH
->
ACR
,
FLASH_ACR_ICRST
)
;
}
{ ... }
/**
* @brief Disable Instruction cache reset
* @rmtoll FLASH_ACR ICRST LL_FLASH_DisableInstCacheReset
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_FLASH_DisableInstCacheReset
(
void
)
{
CLEAR_BIT
(
FLASH
->
ACR
,
FLASH_ACR_ICRST
)
;
}
{ ... }
/**
* @brief Enable Data cache reset
* @note bit can be written only when the data cache is disabled
* @rmtoll FLASH_ACR DCRST LL_FLASH_EnableDataCacheReset
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_FLASH_EnableDataCacheReset
(
void
)
{
SET_BIT
(
FLASH
->
ACR
,
FLASH_ACR_DCRST
)
;
}
{ ... }
/**
* @brief Disable Data cache reset
* @rmtoll FLASH_ACR DCRST LL_FLASH_DisableDataCacheReset
* @retval None
*/
/* ... */
__STATIC_INLINE
void
LL_FLASH_DisableDataCacheReset
(
void
)
{
CLEAR_BIT
(
FLASH
->
ACR
,
FLASH_ACR_DCRST
)
;
}
{ ... }
/**
* @}
*/
/* ... */
/**
* @}
*/
/* ... */
/**
* @}
*/
/* ... */
/* ... */
#endif
/* defined (FLASH) || defined (SYSCFG) || defined (DBGMCU) */
/**
* @}
*/
/* ... */
#ifdef
__cplusplus
}
extern "C" { ... }
#endif
/* ... */
#endif
/* __STM32F4xx_LL_SYSTEM_H */
Details
Show:
from
Types:
Columns:
All items filtered out
All items filtered out
This file uses the notable symbols shown below. Click anywhere in the file to view more details.
LL_FLASH_SetLatency()
LL_SYSCFG_SetEXTISource()
LL_DBGMCU_GetDeviceID()
LL_DBGMCU_GetRevisionID()
LL_FLASH_GetLatency()
LL_SYSCFG_SetRemapMemory()
LL_SYSCFG_GetRemapMemory()
LL_SYSCFG_EnableCompensationCell()
LL_SYSCFG_DisableCompensationCell()
LL_SYSCFG_IsActiveFlag_CMPCR()
LL_SYSCFG_EnableFastModePlus()
LL_SYSCFG_DisableFastModePlus()
LL_SYSCFG_GetEXTISource()
LL_SYSCFG_SetTIMBreakInputs()
LL_SYSCFG_GetTIMBreakInputs()
LL_DBGMCU_EnableDBGSleepMode()
LL_DBGMCU_DisableDBGSleepMode()
LL_DBGMCU_EnableDBGStopMode()
LL_DBGMCU_DisableDBGStopMode()
LL_DBGMCU_EnableDBGStandbyMode()
LL_DBGMCU_DisableDBGStandbyMode()
LL_DBGMCU_SetTracePinAssignment()
LL_DBGMCU_GetTracePinAssignment()
LL_DBGMCU_APB1_GRP1_FreezePeriph()
LL_DBGMCU_APB1_GRP1_UnFreezePeriph()
LL_DBGMCU_APB2_GRP1_FreezePeriph()
LL_DBGMCU_APB2_GRP1_UnFreezePeriph()
LL_FLASH_EnablePrefetch()
LL_FLASH_DisablePrefetch()
LL_FLASH_IsPrefetchEnabled()
LL_FLASH_EnableInstCache()
LL_FLASH_DisableInstCache()
LL_FLASH_EnableDataCache()
LL_FLASH_DisableDataCache()
LL_FLASH_EnableInstCacheReset()
LL_FLASH_DisableInstCacheReset()
LL_FLASH_EnableDataCacheReset()
LL_FLASH_DisableDataCacheReset()
__STATIC_INLINE
READ_BIT
SET_BIT
CLEAR_BIT
MODIFY_REG
FLASH_TypeDef::ACR
FLASH
SYSCFG
LL_FLASH_LATENCY_3
POSITION_VAL
LL_SYSCFG_EXTI_PORTC
LL_SYSCFG_EXTI_LINE13
DBGMCU
DBGMCU_TypeDef::CR
SYSCFG_TypeDef::EXTICR
FLASH_ACR_PRFTEN
FLASH_ACR_ICEN
FLASH_ACR_DCEN
SYSCFG_TypeDef::MEMRMP
FLASH_ACR_LATENCY_3WS
LL_FLASH_LATENCY_0
DBGMCU_TypeDef::IDCODE
DBGMCU_IDCODE_REV_ID_Pos
DBGMCU_CR_DBG_SLEEP
DBGMCU_CR_DBG_STOP
DBGMCU_CR_DBG_STANDBY
FLASH_ACR_LATENCY
FLASH_ACR_ICRST
FLASH_ACR_DCRST
FLASH_ACR_LATENCY_0WS
FLASH_ACR_LATENCY_1WS
FLASH_ACR_LATENCY_2WS
SYSCFG_TypeDef::CMPCR
SYSCFG_MEMRMP_MEM_MODE
SYSCFG_CMPCR_CMP_PD
SYSCFG_CMPCR_READY
DBGMCU_CR_TRACE_IOEN
DBGMCU_CR_TRACE_MODE
DBGMCU_TypeDef::APB1FZ
DBGMCU_TypeDef::APB2FZ
DBGMCU_IDCODE_DEV_ID
DBGMCU_IDCODE_REV_ID
DBGMCU_APB1_FZ_DBG_TIM6_STOP
DBGMCU_APB1_FZ_DBG_CAN1_STOP
DBGMCU_APB1_FZ_DBG_CAN2_STOP
LL_FLASH_LATENCY_5
SYSCFG_TypeDef::CFGR
DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT
SYSCFG_CFGR_FMPI2C1_SCL
SYSCFG_CFGR2_LOCKUP_LOCK
SYSCFG_TypeDef::CFGR2
LL_FLASH_LATENCY_1
SYSCFG_CFGR2_PVD_LOCK
LL_FLASH_LATENCY_2
LL_SYSCFG_SetEXTISource()::Line
LL_SYSCFG_GetEXTISource()::Line
LL_FLASH_LATENCY_4
LL_SYSCFG_SetRemapMemory()::Memory
LL_SYSCFG_EnableFastModePlus()::ConfigFastModePlus
LL_SYSCFG_DisableFastModePlus()::ConfigFastModePlus
LL_SYSCFG_SetEXTISource()::Port
LL_SYSCFG_SetTIMBreakInputs()::Break
LL_DBGMCU_SetTracePinAssignment()::PinAssignment
LL_DBGMCU_APB1_GRP1_FreezePeriph()::Periphs
LL_DBGMCU_APB1_GRP1_UnFreezePeriph()::Periphs
LL_DBGMCU_APB2_GRP1_FreezePeriph()::Periphs
LL_DBGMCU_APB2_GRP1_UnFreezePeriph()::Periphs
LL_FLASH_SetLatency()::Latency
__STM32F4xx_LL_SYSTEM_H
LL_SYSCFG_REMAP_FLASH
LL_SYSCFG_REMAP_SYSTEMFLASH
LL_SYSCFG_REMAP_SRAM
LL_SYSCFG_I2C_FASTMODEPLUS_SCL
LL_SYSCFG_I2C_FASTMODEPLUS_SDA
LL_SYSCFG_EXTI_PORTA
LL_SYSCFG_EXTI_PORTB
LL_SYSCFG_EXTI_PORTD
LL_SYSCFG_EXTI_PORTE
LL_SYSCFG_EXTI_PORTH
LL_SYSCFG_EXTI_LINE0
LL_SYSCFG_EXTI_LINE1
LL_SYSCFG_EXTI_LINE2
LL_SYSCFG_EXTI_LINE3
LL_SYSCFG_EXTI_LINE4
LL_SYSCFG_EXTI_LINE5
LL_SYSCFG_EXTI_LINE6
LL_SYSCFG_EXTI_LINE7
LL_SYSCFG_EXTI_LINE8
LL_SYSCFG_EXTI_LINE9
LL_SYSCFG_EXTI_LINE10
LL_SYSCFG_EXTI_LINE11
LL_SYSCFG_EXTI_LINE12
LL_SYSCFG_EXTI_LINE14
LL_SYSCFG_EXTI_LINE15
LL_SYSCFG_TIMBREAK_LOCKUP
LL_SYSCFG_TIMBREAK_PVD
LL_DBGMCU_TRACE_NONE
LL_DBGMCU_TRACE_ASYNCH
LL_DBGMCU_TRACE_SYNCH_SIZE1
LL_DBGMCU_TRACE_SYNCH_SIZE2
LL_DBGMCU_TRACE_SYNCH_SIZE4
LL_DBGMCU_APB1_GRP1_TIM5_STOP
LL_DBGMCU_APB1_GRP1_TIM6_STOP
LL_DBGMCU_APB1_GRP1_RTC_STOP
LL_DBGMCU_APB1_GRP1_WWDG_STOP
LL_DBGMCU_APB1_GRP1_IWDG_STOP
LL_DBGMCU_APB1_GRP1_I2C1_STOP
LL_DBGMCU_APB1_GRP1_I2C2_STOP
LL_DBGMCU_APB1_GRP1_I2C4_STOP
LL_DBGMCU_APB1_GRP1_CAN1_STOP
LL_DBGMCU_APB1_GRP1_CAN2_STOP
LL_DBGMCU_APB2_GRP1_TIM1_STOP
LL_DBGMCU_APB2_GRP1_TIM9_STOP
LL_DBGMCU_APB2_GRP1_TIM11_STOP
LL_FLASH_LATENCY_6
LL_FLASH_LATENCY_7
LL_FLASH_LATENCY_8
LL_FLASH_LATENCY_9
LL_FLASH_LATENCY_10
LL_FLASH_LATENCY_11
LL_FLASH_LATENCY_12
LL_FLASH_LATENCY_13
LL_FLASH_LATENCY_14
LL_FLASH_LATENCY_15