#define __STM32F4xx_LL_ADC_H
#include "stm32f4xx.h"
#define ADC_SQR1_REGOFFSET
#define ADC_SQR2_REGOFFSET
#define ADC_SQR3_REGOFFSET
#define ADC_SQR4_REGOFFSET
#define ADC_REG_SQRX_REGOFFSET_MASK
#define ADC_REG_RANK_ID_SQRX_MASK
#define ADC_REG_RANK_1_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_2_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_3_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_4_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_5_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_6_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_7_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_8_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_9_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_10_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_11_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_12_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_13_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_14_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_15_SQRX_BITOFFSET_POS
#define ADC_REG_RANK_16_SQRX_BITOFFSET_POS
#define ADC_JDR1_REGOFFSET
#define ADC_JDR2_REGOFFSET
#define ADC_JDR3_REGOFFSET
#define ADC_JDR4_REGOFFSET
#define ADC_JOFR1_REGOFFSET
#define ADC_JOFR2_REGOFFSET
#define ADC_JOFR3_REGOFFSET
#define ADC_JOFR4_REGOFFSET
#define ADC_INJ_JDRX_REGOFFSET_MASK
#define ADC_INJ_JOFRX_REGOFFSET_MASK
#define ADC_INJ_RANK_ID_JSQR_MASK
#define ADC_REG_TRIG_EXT_EDGE_DEFAULT
#define ADC_REG_TRIG_EXTSEL_BITOFFSET_POS
#define ADC_REG_TRIG_EXTEN_BITOFFSET_POS
#define ADC_INJ_TRIG_EXT_EDGE_DEFAULT
#define ADC_INJ_TRIG_EXTSEL_BITOFFSET_POS
#define ADC_INJ_TRIG_EXTEN_BITOFFSET_POS
#define ADC_CHANNEL_ID_NUMBER_MASK
#define ADC_CHANNEL_ID_NUMBER_BITOFFSET_POS
#define ADC_CHANNEL_ID_MASK
#define ADC_CHANNEL_ID_NUMBER_MASK_POSBIT0
#define ADC_CHANNEL_ID_INTERNAL_CH
#define ADC_CHANNEL_ID_INTERNAL_CH_2
#define ADC_CHANNEL_DIFFERENCIATION_TEMPSENSOR_VBAT
#define ADC_CHANNEL_ID_INTERNAL_CH_MASK
#define ADC_SMPR1_REGOFFSET
#define ADC_SMPR2_REGOFFSET
#define ADC_CHANNEL_SMPRX_REGOFFSET_MASK
#define ADC_CHANNEL_SMPx_BITOFFSET_MASK
#define ADC_CHANNEL_SMPx_BITOFFSET_POS
#define ADC_CHANNEL_0_NUMBER
#define ADC_CHANNEL_1_NUMBER
#define ADC_CHANNEL_2_NUMBER
#define ADC_CHANNEL_3_NUMBER
#define ADC_CHANNEL_4_NUMBER
#define ADC_CHANNEL_5_NUMBER
#define ADC_CHANNEL_6_NUMBER
#define ADC_CHANNEL_7_NUMBER
#define ADC_CHANNEL_8_NUMBER
#define ADC_CHANNEL_9_NUMBER
#define ADC_CHANNEL_10_NUMBER
#define ADC_CHANNEL_11_NUMBER
#define ADC_CHANNEL_12_NUMBER
#define ADC_CHANNEL_13_NUMBER
#define ADC_CHANNEL_14_NUMBER
#define ADC_CHANNEL_15_NUMBER
#define ADC_CHANNEL_16_NUMBER
#define ADC_CHANNEL_17_NUMBER
#define ADC_CHANNEL_18_NUMBER
#define ADC_CHANNEL_0_SMP
#define ADC_CHANNEL_1_SMP
#define ADC_CHANNEL_2_SMP
#define ADC_CHANNEL_3_SMP
#define ADC_CHANNEL_4_SMP
#define ADC_CHANNEL_5_SMP
#define ADC_CHANNEL_6_SMP
#define ADC_CHANNEL_7_SMP
#define ADC_CHANNEL_8_SMP
#define ADC_CHANNEL_9_SMP
#define ADC_CHANNEL_10_SMP
#define ADC_CHANNEL_11_SMP
#define ADC_CHANNEL_12_SMP
#define ADC_CHANNEL_13_SMP
#define ADC_CHANNEL_14_SMP
#define ADC_CHANNEL_15_SMP
#define ADC_CHANNEL_16_SMP
#define ADC_CHANNEL_17_SMP
#define ADC_CHANNEL_18_SMP
#define ADC_AWD_CR1_REGOFFSET
#define ADC_AWD_CRX_REGOFFSET_MASK
#define ADC_AWD_CR1_CHANNEL_MASK
#define ADC_AWD_CR_ALL_CHANNEL_MASK
#define ADC_AWD_TR1_HIGH_REGOFFSET
#define ADC_AWD_TR1_LOW_REGOFFSET
#define ADC_AWD_TRX_REGOFFSET_MASK
#define ADC_CR1_RES_BITOFFSET_POS
#define ADC_TR_HT_BITOFFSET_POS
#define VREFINT_CAL_ADDR
#define VREFINT_CAL_VREF
#define TEMPSENSOR_CAL1_ADDR
#define TEMPSENSOR_CAL2_ADDR
#define TEMPSENSOR_CAL1_TEMP
#define TEMPSENSOR_CAL2_TEMP
#define TEMPSENSOR_CAL_VREFANALOG
Exported types
#define LL_ADC_FLAG_STRT
#define LL_ADC_FLAG_EOCS
#define LL_ADC_FLAG_OVR
#define LL_ADC_FLAG_JSTRT
#define LL_ADC_FLAG_JEOS
#define LL_ADC_FLAG_AWD1
#define LL_ADC_FLAG_EOCS_MST
#define LL_ADC_FLAG_EOCS_SLV1
#define LL_ADC_FLAG_EOCS_SLV2
#define LL_ADC_FLAG_OVR_MST
#define LL_ADC_FLAG_OVR_SLV1
#define LL_ADC_FLAG_OVR_SLV2
#define LL_ADC_FLAG_JEOS_MST
#define LL_ADC_FLAG_JEOS_SLV1
#define LL_ADC_FLAG_JEOS_SLV2
#define LL_ADC_FLAG_AWD1_MST
#define LL_ADC_FLAG_AWD1_SLV1
#define LL_ADC_FLAG_AWD1_SLV2
#define LL_ADC_IT_EOCS
#define LL_ADC_IT_OVR
#define LL_ADC_IT_JEOS
#define LL_ADC_IT_AWD1
#define LL_ADC_DMA_REG_REGULAR_DATA
#define LL_ADC_DMA_REG_REGULAR_DATA_MULTI
#define LL_ADC_CLOCK_SYNC_PCLK_DIV2
#define LL_ADC_CLOCK_SYNC_PCLK_DIV4
#define LL_ADC_CLOCK_SYNC_PCLK_DIV6
#define LL_ADC_CLOCK_SYNC_PCLK_DIV8
#define LL_ADC_PATH_INTERNAL_NONE
#define LL_ADC_PATH_INTERNAL_VREFINT
#define LL_ADC_PATH_INTERNAL_TEMPSENSOR
#define LL_ADC_PATH_INTERNAL_VBAT
#define LL_ADC_RESOLUTION_12B
#define LL_ADC_RESOLUTION_10B
#define LL_ADC_RESOLUTION_8B
#define LL_ADC_RESOLUTION_6B
#define LL_ADC_DATA_ALIGN_RIGHT
#define LL_ADC_DATA_ALIGN_LEFT
#define LL_ADC_SEQ_SCAN_DISABLE
#define LL_ADC_SEQ_SCAN_ENABLE
#define LL_ADC_GROUP_REGULAR
#define LL_ADC_GROUP_INJECTED
#define LL_ADC_GROUP_REGULAR_INJECTED
#define LL_ADC_CHANNEL_0
#define LL_ADC_CHANNEL_1
#define LL_ADC_CHANNEL_2
#define LL_ADC_CHANNEL_3
#define LL_ADC_CHANNEL_4
#define LL_ADC_CHANNEL_5
#define LL_ADC_CHANNEL_6
#define LL_ADC_CHANNEL_7
#define LL_ADC_CHANNEL_8
#define LL_ADC_CHANNEL_9
#define LL_ADC_CHANNEL_10
#define LL_ADC_CHANNEL_11
#define LL_ADC_CHANNEL_12
#define LL_ADC_CHANNEL_13
#define LL_ADC_CHANNEL_14
#define LL_ADC_CHANNEL_15
#define LL_ADC_CHANNEL_16
#define LL_ADC_CHANNEL_17
#define LL_ADC_CHANNEL_18
#define LL_ADC_CHANNEL_VREFINT
#define LL_ADC_CHANNEL_VBAT
#define LL_ADC_CHANNEL_TEMPSENSOR
#define LL_ADC_CHANNEL_TEMPSENSOR
#define LL_ADC_REG_TRIG_SOFTWARE
#define LL_ADC_REG_TRIG_EXT_TIM1_CH1
#define LL_ADC_REG_TRIG_EXT_TIM1_CH2
#define LL_ADC_REG_TRIG_EXT_TIM1_CH3
#define LL_ADC_REG_TRIG_EXT_TIM2_CH2
#define LL_ADC_REG_TRIG_EXT_TIM2_CH3
#define LL_ADC_REG_TRIG_EXT_TIM2_CH4
#define LL_ADC_REG_TRIG_EXT_TIM2_TRGO
#define LL_ADC_REG_TRIG_EXT_TIM3_CH1
#define LL_ADC_REG_TRIG_EXT_TIM3_TRGO
#define LL_ADC_REG_TRIG_EXT_TIM4_CH4
#define LL_ADC_REG_TRIG_EXT_TIM5_CH1
#define LL_ADC_REG_TRIG_EXT_TIM5_CH2
#define LL_ADC_REG_TRIG_EXT_TIM5_CH3
#define LL_ADC_REG_TRIG_EXT_TIM8_CH1
#define LL_ADC_REG_TRIG_EXT_TIM8_TRGO
#define LL_ADC_REG_TRIG_EXT_EXTI_LINE11
#define LL_ADC_REG_TRIG_EXT_RISING
#define LL_ADC_REG_TRIG_EXT_FALLING
#define LL_ADC_REG_TRIG_EXT_RISINGFALLING
#define LL_ADC_REG_CONV_SINGLE
#define LL_ADC_REG_CONV_CONTINUOUS
#define LL_ADC_REG_DMA_TRANSFER_NONE
#define LL_ADC_REG_DMA_TRANSFER_LIMITED
#define LL_ADC_REG_DMA_TRANSFER_UNLIMITED
#define LL_ADC_REG_FLAG_EOC_SEQUENCE_CONV
#define LL_ADC_REG_FLAG_EOC_UNITARY_CONV
#define LL_ADC_REG_SEQ_SCAN_DISABLE
#define LL_ADC_REG_SEQ_SCAN_ENABLE_2RANKS
#define LL_ADC_REG_SEQ_SCAN_ENABLE_3RANKS
#define LL_ADC_REG_SEQ_SCAN_ENABLE_4RANKS
#define LL_ADC_REG_SEQ_SCAN_ENABLE_5RANKS
#define LL_ADC_REG_SEQ_SCAN_ENABLE_6RANKS
#define LL_ADC_REG_SEQ_SCAN_ENABLE_7RANKS
#define LL_ADC_REG_SEQ_SCAN_ENABLE_8RANKS
#define LL_ADC_REG_SEQ_SCAN_ENABLE_9RANKS
#define LL_ADC_REG_SEQ_SCAN_ENABLE_10RANKS
#define LL_ADC_REG_SEQ_SCAN_ENABLE_11RANKS
#define LL_ADC_REG_SEQ_SCAN_ENABLE_12RANKS
#define LL_ADC_REG_SEQ_SCAN_ENABLE_13RANKS
#define LL_ADC_REG_SEQ_SCAN_ENABLE_14RANKS
#define LL_ADC_REG_SEQ_SCAN_ENABLE_15RANKS
#define LL_ADC_REG_SEQ_SCAN_ENABLE_16RANKS
#define LL_ADC_REG_SEQ_DISCONT_DISABLE
#define LL_ADC_REG_SEQ_DISCONT_1RANK
#define LL_ADC_REG_SEQ_DISCONT_2RANKS
#define LL_ADC_REG_SEQ_DISCONT_3RANKS
#define LL_ADC_REG_SEQ_DISCONT_4RANKS
#define LL_ADC_REG_SEQ_DISCONT_5RANKS
#define LL_ADC_REG_SEQ_DISCONT_6RANKS
#define LL_ADC_REG_SEQ_DISCONT_7RANKS
#define LL_ADC_REG_SEQ_DISCONT_8RANKS
#define LL_ADC_REG_RANK_1
#define LL_ADC_REG_RANK_2
#define LL_ADC_REG_RANK_3
#define LL_ADC_REG_RANK_4
#define LL_ADC_REG_RANK_5
#define LL_ADC_REG_RANK_6
#define LL_ADC_REG_RANK_7
#define LL_ADC_REG_RANK_8
#define LL_ADC_REG_RANK_9
#define LL_ADC_REG_RANK_10
#define LL_ADC_REG_RANK_11
#define LL_ADC_REG_RANK_12
#define LL_ADC_REG_RANK_13
#define LL_ADC_REG_RANK_14
#define LL_ADC_REG_RANK_15
#define LL_ADC_REG_RANK_16
#define LL_ADC_INJ_TRIG_SOFTWARE
#define LL_ADC_INJ_TRIG_EXT_TIM1_CH4
#define LL_ADC_INJ_TRIG_EXT_TIM1_TRGO
#define LL_ADC_INJ_TRIG_EXT_TIM2_CH1
#define LL_ADC_INJ_TRIG_EXT_TIM2_TRGO
#define LL_ADC_INJ_TRIG_EXT_TIM3_CH2
#define LL_ADC_INJ_TRIG_EXT_TIM3_CH4
#define LL_ADC_INJ_TRIG_EXT_TIM4_CH1
#define LL_ADC_INJ_TRIG_EXT_TIM4_CH2
#define LL_ADC_INJ_TRIG_EXT_TIM4_CH3
#define LL_ADC_INJ_TRIG_EXT_TIM4_TRGO
#define LL_ADC_INJ_TRIG_EXT_TIM5_CH4
#define LL_ADC_INJ_TRIG_EXT_TIM5_TRGO
#define LL_ADC_INJ_TRIG_EXT_TIM8_CH2
#define LL_ADC_INJ_TRIG_EXT_TIM8_CH3
#define LL_ADC_INJ_TRIG_EXT_TIM8_CH4
#define LL_ADC_INJ_TRIG_EXT_EXTI_LINE15
#define LL_ADC_INJ_TRIG_EXT_RISING
#define LL_ADC_INJ_TRIG_EXT_FALLING
#define LL_ADC_INJ_TRIG_EXT_RISINGFALLING
#define LL_ADC_INJ_TRIG_INDEPENDENT
#define LL_ADC_INJ_TRIG_FROM_GRP_REGULAR
#define LL_ADC_INJ_SEQ_SCAN_DISABLE
#define LL_ADC_INJ_SEQ_SCAN_ENABLE_2RANKS
#define LL_ADC_INJ_SEQ_SCAN_ENABLE_3RANKS
#define LL_ADC_INJ_SEQ_SCAN_ENABLE_4RANKS
#define LL_ADC_INJ_SEQ_DISCONT_DISABLE
#define LL_ADC_INJ_SEQ_DISCONT_1RANK
#define LL_ADC_INJ_RANK_1
#define LL_ADC_INJ_RANK_2
#define LL_ADC_INJ_RANK_3
#define LL_ADC_INJ_RANK_4
#define LL_ADC_SAMPLINGTIME_3CYCLES
#define LL_ADC_SAMPLINGTIME_15CYCLES
#define LL_ADC_SAMPLINGTIME_28CYCLES
#define LL_ADC_SAMPLINGTIME_56CYCLES
#define LL_ADC_SAMPLINGTIME_84CYCLES
#define LL_ADC_SAMPLINGTIME_112CYCLES
#define LL_ADC_SAMPLINGTIME_144CYCLES
#define LL_ADC_SAMPLINGTIME_480CYCLES
#define LL_ADC_AWD1
#define LL_ADC_AWD_DISABLE
#define LL_ADC_AWD_ALL_CHANNELS_REG
#define LL_ADC_AWD_ALL_CHANNELS_INJ
#define LL_ADC_AWD_ALL_CHANNELS_REG_INJ
#define LL_ADC_AWD_CHANNEL_0_REG
#define LL_ADC_AWD_CHANNEL_0_INJ
#define LL_ADC_AWD_CHANNEL_0_REG_INJ
#define LL_ADC_AWD_CHANNEL_1_REG
#define LL_ADC_AWD_CHANNEL_1_INJ
#define LL_ADC_AWD_CHANNEL_1_REG_INJ
#define LL_ADC_AWD_CHANNEL_2_REG
#define LL_ADC_AWD_CHANNEL_2_INJ
#define LL_ADC_AWD_CHANNEL_2_REG_INJ
#define LL_ADC_AWD_CHANNEL_3_REG
#define LL_ADC_AWD_CHANNEL_3_INJ
#define LL_ADC_AWD_CHANNEL_3_REG_INJ
#define LL_ADC_AWD_CHANNEL_4_REG
#define LL_ADC_AWD_CHANNEL_4_INJ
#define LL_ADC_AWD_CHANNEL_4_REG_INJ
#define LL_ADC_AWD_CHANNEL_5_REG
#define LL_ADC_AWD_CHANNEL_5_INJ
#define LL_ADC_AWD_CHANNEL_5_REG_INJ
#define LL_ADC_AWD_CHANNEL_6_REG
#define LL_ADC_AWD_CHANNEL_6_INJ
#define LL_ADC_AWD_CHANNEL_6_REG_INJ
#define LL_ADC_AWD_CHANNEL_7_REG
#define LL_ADC_AWD_CHANNEL_7_INJ
#define LL_ADC_AWD_CHANNEL_7_REG_INJ
#define LL_ADC_AWD_CHANNEL_8_REG
#define LL_ADC_AWD_CHANNEL_8_INJ
#define LL_ADC_AWD_CHANNEL_8_REG_INJ
#define LL_ADC_AWD_CHANNEL_9_REG
#define LL_ADC_AWD_CHANNEL_9_INJ
#define LL_ADC_AWD_CHANNEL_9_REG_INJ
#define LL_ADC_AWD_CHANNEL_10_REG
#define LL_ADC_AWD_CHANNEL_10_INJ
#define LL_ADC_AWD_CHANNEL_10_REG_INJ
#define LL_ADC_AWD_CHANNEL_11_REG
#define LL_ADC_AWD_CHANNEL_11_INJ
#define LL_ADC_AWD_CHANNEL_11_REG_INJ
#define LL_ADC_AWD_CHANNEL_12_REG
#define LL_ADC_AWD_CHANNEL_12_INJ
#define LL_ADC_AWD_CHANNEL_12_REG_INJ
#define LL_ADC_AWD_CHANNEL_13_REG
#define LL_ADC_AWD_CHANNEL_13_INJ
#define LL_ADC_AWD_CHANNEL_13_REG_INJ
#define LL_ADC_AWD_CHANNEL_14_REG
#define LL_ADC_AWD_CHANNEL_14_INJ
#define LL_ADC_AWD_CHANNEL_14_REG_INJ
#define LL_ADC_AWD_CHANNEL_15_REG
#define LL_ADC_AWD_CHANNEL_15_INJ
#define LL_ADC_AWD_CHANNEL_15_REG_INJ
#define LL_ADC_AWD_CHANNEL_16_REG
#define LL_ADC_AWD_CHANNEL_16_INJ
#define LL_ADC_AWD_CHANNEL_16_REG_INJ
#define LL_ADC_AWD_CHANNEL_17_REG
#define LL_ADC_AWD_CHANNEL_17_INJ
#define LL_ADC_AWD_CHANNEL_17_REG_INJ
#define LL_ADC_AWD_CHANNEL_18_REG
#define LL_ADC_AWD_CHANNEL_18_INJ
#define LL_ADC_AWD_CHANNEL_18_REG_INJ
#define LL_ADC_AWD_CH_VREFINT_REG
#define LL_ADC_AWD_CH_VREFINT_INJ
#define LL_ADC_AWD_CH_VREFINT_REG_INJ
#define LL_ADC_AWD_CH_VBAT_REG
#define LL_ADC_AWD_CH_VBAT_INJ
#define LL_ADC_AWD_CH_VBAT_REG_INJ
#define LL_ADC_AWD_CH_TEMPSENSOR_REG
#define LL_ADC_AWD_CH_TEMPSENSOR_INJ
#define LL_ADC_AWD_CH_TEMPSENSOR_REG_INJ
#define LL_ADC_AWD_CH_TEMPSENSOR_REG
#define LL_ADC_AWD_CH_TEMPSENSOR_INJ
#define LL_ADC_AWD_CH_TEMPSENSOR_REG_INJ
#define LL_ADC_AWD_THRESHOLD_HIGH
#define LL_ADC_AWD_THRESHOLD_LOW
#define LL_ADC_MULTI_INDEPENDENT
#define LL_ADC_MULTI_DUAL_REG_SIMULT
#define LL_ADC_MULTI_DUAL_REG_INTERL
#define LL_ADC_MULTI_DUAL_INJ_SIMULT
#define LL_ADC_MULTI_DUAL_INJ_ALTERN
#define LL_ADC_MULTI_DUAL_REG_SIM_INJ_SIM
#define LL_ADC_MULTI_DUAL_REG_SIM_INJ_ALT
#define LL_ADC_MULTI_DUAL_REG_INT_INJ_SIM
#define LL_ADC_MULTI_TRIPLE_REG_SIM_INJ_SIM
#define LL_ADC_MULTI_TRIPLE_REG_SIM_INJ_ALT
#define LL_ADC_MULTI_TRIPLE_INJ_SIMULT
#define LL_ADC_MULTI_TRIPLE_REG_SIMULT
#define LL_ADC_MULTI_TRIPLE_REG_INTERL
#define LL_ADC_MULTI_TRIPLE_INJ_ALTERN
#define LL_ADC_MULTI_REG_DMA_EACH_ADC
#define LL_ADC_MULTI_REG_DMA_LIMIT_1
#define LL_ADC_MULTI_REG_DMA_LIMIT_2
#define LL_ADC_MULTI_REG_DMA_LIMIT_3
#define LL_ADC_MULTI_REG_DMA_UNLMT_1
#define LL_ADC_MULTI_REG_DMA_UNLMT_2
#define LL_ADC_MULTI_REG_DMA_UNLMT_3
#define LL_ADC_MULTI_TWOSMP_DELAY_5CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_6CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_7CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_8CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_9CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_10CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_11CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_12CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_13CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_14CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_15CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_16CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_17CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_18CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_19CYCLES
#define LL_ADC_MULTI_TWOSMP_DELAY_20CYCLES
#define LL_ADC_MULTI_MASTER
#define LL_ADC_MULTI_SLAVE
#define LL_ADC_MULTI_MASTER_SLAVE
#define LL_ADC_DELAY_VREFINT_STAB_US
#define LL_ADC_DELAY_TEMPSENSOR_STAB_US
#define LL_ADC_WriteReg
#define LL_ADC_ReadReg
LL_ADC_DMA_GetRegAddr(ADC_TypeDef *, uint32_t)
if
(Register == LL_ADC_DMA_REG_REGULAR_DATA)
else
LL_ADC_SetCommonClock(ADC_Common_TypeDef *, uint32_t)
LL_ADC_GetCommonClock(ADC_Common_TypeDef *)
LL_ADC_SetCommonPathInternalCh(ADC_Common_TypeDef *, uint32_t)
LL_ADC_GetCommonPathInternalCh(ADC_Common_TypeDef *)
LL_ADC_SetResolution(ADC_TypeDef *, uint32_t)
LL_ADC_GetResolution(ADC_TypeDef *)
LL_ADC_SetDataAlignment(ADC_TypeDef *, uint32_t)
LL_ADC_GetDataAlignment(ADC_TypeDef *)
LL_ADC_SetSequencersScanMode(ADC_TypeDef *, uint32_t)
LL_ADC_GetSequencersScanMode(ADC_TypeDef *)
LL_ADC_REG_SetTriggerSource(ADC_TypeDef *, uint32_t)
LL_ADC_REG_GetTriggerSource(ADC_TypeDef *)
LL_ADC_REG_IsTriggerSourceSWStart(ADC_TypeDef *)
LL_ADC_REG_GetTriggerEdge(ADC_TypeDef *)
LL_ADC_REG_SetSequencerLength(ADC_TypeDef *, uint32_t)
LL_ADC_REG_GetSequencerLength(ADC_TypeDef *)
LL_ADC_REG_SetSequencerDiscont(ADC_TypeDef *, uint32_t)
LL_ADC_REG_GetSequencerDiscont(ADC_TypeDef *)
LL_ADC_REG_SetSequencerRanks(ADC_TypeDef *, uint32_t, uint32_t)
LL_ADC_REG_GetSequencerRanks(ADC_TypeDef *, uint32_t)
LL_ADC_REG_SetContinuousMode(ADC_TypeDef *, uint32_t)
LL_ADC_REG_GetContinuousMode(ADC_TypeDef *)
LL_ADC_REG_SetDMATransfer(ADC_TypeDef *, uint32_t)
LL_ADC_REG_GetDMATransfer(ADC_TypeDef *)
LL_ADC_REG_SetFlagEndOfConversion(ADC_TypeDef *, uint32_t)
LL_ADC_REG_GetFlagEndOfConversion(ADC_TypeDef *)
LL_ADC_INJ_SetTriggerSource(ADC_TypeDef *, uint32_t)
LL_ADC_INJ_GetTriggerSource(ADC_TypeDef *)
LL_ADC_INJ_IsTriggerSourceSWStart(ADC_TypeDef *)
LL_ADC_INJ_GetTriggerEdge(ADC_TypeDef *)
LL_ADC_INJ_SetSequencerLength(ADC_TypeDef *, uint32_t)
LL_ADC_INJ_GetSequencerLength(ADC_TypeDef *)
LL_ADC_INJ_SetSequencerDiscont(ADC_TypeDef *, uint32_t)
LL_ADC_INJ_GetSequencerDiscont(ADC_TypeDef *)
LL_ADC_INJ_SetSequencerRanks(ADC_TypeDef *, uint32_t, uint32_t)
LL_ADC_INJ_GetSequencerRanks(ADC_TypeDef *, uint32_t)
LL_ADC_INJ_SetTrigAuto(ADC_TypeDef *, uint32_t)
LL_ADC_INJ_GetTrigAuto(ADC_TypeDef *)
LL_ADC_INJ_SetOffset(ADC_TypeDef *, uint32_t, uint32_t)
LL_ADC_INJ_GetOffset(ADC_TypeDef *, uint32_t)
LL_ADC_SetChannelSamplingTime(ADC_TypeDef *, uint32_t, uint32_t)
LL_ADC_GetChannelSamplingTime(ADC_TypeDef *, uint32_t)
LL_ADC_SetAnalogWDMonitChannels(ADC_TypeDef *, uint32_t)
LL_ADC_GetAnalogWDMonitChannels(ADC_TypeDef *)
LL_ADC_SetAnalogWDThresholds(ADC_TypeDef *, uint32_t, uint32_t)
LL_ADC_GetAnalogWDThresholds(ADC_TypeDef *, uint32_t)
LL_ADC_SetMultimode(ADC_Common_TypeDef *, uint32_t)
LL_ADC_GetMultimode(ADC_Common_TypeDef *)
LL_ADC_SetMultiDMATransfer(ADC_Common_TypeDef *, uint32_t)
LL_ADC_GetMultiDMATransfer(ADC_Common_TypeDef *)
LL_ADC_SetMultiTwoSamplingDelay(ADC_Common_TypeDef *, uint32_t)
LL_ADC_GetMultiTwoSamplingDelay(ADC_Common_TypeDef *)
LL_ADC_Enable(ADC_TypeDef *)
LL_ADC_Disable(ADC_TypeDef *)
LL_ADC_IsEnabled(ADC_TypeDef *)
LL_ADC_REG_StartConversionSWStart(ADC_TypeDef *)
LL_ADC_REG_StartConversionExtTrig(ADC_TypeDef *, uint32_t)
LL_ADC_REG_StopConversionExtTrig(ADC_TypeDef *)
LL_ADC_REG_ReadConversionData32(ADC_TypeDef *)
LL_ADC_REG_ReadConversionData12(ADC_TypeDef *)
LL_ADC_REG_ReadConversionData10(ADC_TypeDef *)
LL_ADC_REG_ReadConversionData8(ADC_TypeDef *)
LL_ADC_REG_ReadConversionData6(ADC_TypeDef *)
LL_ADC_REG_ReadMultiConversionData32(ADC_Common_TypeDef *, uint32_t)
LL_ADC_INJ_StartConversionSWStart(ADC_TypeDef *)
LL_ADC_INJ_StartConversionExtTrig(ADC_TypeDef *, uint32_t)
LL_ADC_INJ_StopConversionExtTrig(ADC_TypeDef *)
LL_ADC_INJ_ReadConversionData32(ADC_TypeDef *, uint32_t)
LL_ADC_INJ_ReadConversionData12(ADC_TypeDef *, uint32_t)
LL_ADC_INJ_ReadConversionData10(ADC_TypeDef *, uint32_t)
LL_ADC_INJ_ReadConversionData8(ADC_TypeDef *, uint32_t)
LL_ADC_INJ_ReadConversionData6(ADC_TypeDef *, uint32_t)
LL_ADC_IsActiveFlag_EOCS(ADC_TypeDef *)
LL_ADC_IsActiveFlag_OVR(ADC_TypeDef *)
LL_ADC_IsActiveFlag_JEOS(ADC_TypeDef *)
LL_ADC_IsActiveFlag_AWD1(ADC_TypeDef *)
LL_ADC_ClearFlag_EOCS(ADC_TypeDef *)
LL_ADC_ClearFlag_OVR(ADC_TypeDef *)
LL_ADC_ClearFlag_JEOS(ADC_TypeDef *)
LL_ADC_ClearFlag_AWD1(ADC_TypeDef *)
LL_ADC_IsActiveFlag_MST_EOCS(ADC_Common_TypeDef *)
LL_ADC_IsActiveFlag_SLV1_EOCS(ADC_Common_TypeDef *)
LL_ADC_IsActiveFlag_SLV2_EOCS(ADC_Common_TypeDef *)
LL_ADC_IsActiveFlag_MST_OVR(ADC_Common_TypeDef *)
LL_ADC_IsActiveFlag_SLV1_OVR(ADC_Common_TypeDef *)
LL_ADC_IsActiveFlag_SLV2_OVR(ADC_Common_TypeDef *)
LL_ADC_IsActiveFlag_MST_JEOS(ADC_Common_TypeDef *)
LL_ADC_IsActiveFlag_SLV1_JEOS(ADC_Common_TypeDef *)
LL_ADC_IsActiveFlag_SLV2_JEOS(ADC_Common_TypeDef *)
LL_ADC_IsActiveFlag_MST_AWD1(ADC_Common_TypeDef *)
LL_ADC_IsActiveFlag_SLV1_AWD1(ADC_Common_TypeDef *)
LL_ADC_IsActiveFlag_SLV2_AWD1(ADC_Common_TypeDef *)
LL_ADC_EnableIT_EOCS(ADC_TypeDef *)
LL_ADC_EnableIT_OVR(ADC_TypeDef *)
LL_ADC_EnableIT_JEOS(ADC_TypeDef *)
LL_ADC_EnableIT_AWD1(ADC_TypeDef *)
LL_ADC_DisableIT_EOCS(ADC_TypeDef *)
LL_ADC_DisableIT_OVR(ADC_TypeDef *)
LL_ADC_DisableIT_JEOS(ADC_TypeDef *)
LL_ADC_DisableIT_AWD1(ADC_TypeDef *)
LL_ADC_IsEnabledIT_EOCS(ADC_TypeDef *)
LL_ADC_IsEnabledIT_OVR(ADC_TypeDef *)
LL_ADC_IsEnabledIT_JEOS(ADC_TypeDef *)
LL_ADC_IsEnabledIT_AWD1(ADC_TypeDef *)